Ir para a página of
Manuais similares
-
Electronic Keyboard
Atmel 08PIA-DK
13 páginas 0.12 mb -
Network Card
Atmel ATA6829
2 páginas 0.34 mb -
Switch
Atmel AT91
62 páginas 5.33 mb -
Computer Hardware
Atmel C51
27 páginas 1.25 mb -
Computer Hardware
Atmel ATmega324PA
24 páginas 0.52 mb -
Network Card
Atmel ATA6831
2 páginas 0.34 mb -
Computer Hardware
Atmel AVR2016
27 páginas 0.85 mb -
Network Card
Atmel ATAVRAUTOEK1
5 páginas 1.74 mb
Bom manual de uso
As regras impõem ao revendedor a obrigação de fornecer ao comprador o manual com o produto Atmel AT91M55800A. A falta de manual ou informações incorretas fornecidas ao consumidor são a base de uma queixa por não conformidade do produto com o contrato. De acordo com a lei, pode anexar o manual em uma outra forma de que em papel, o que é frequentemente utilizado, anexando uma forma gráfica ou manual electrónicoAtmel AT91M55800A vídeos instrutivos para os usuários. A condição é uma forma legível e compreensível.
O que é a instrução?
A palavra vem do latim "Instructio" ou instruir. Portanto, no manual Atmel AT91M55800A você pode encontrar uma descrição das fases do processo. O objetivo do manual é instruir, facilitar o arranque, a utilização do equipamento ou a execução de determinadas tarefas. O manual é uma coleção de informações sobre o objeto / serviço, um guia.
Infelizmente, pequenos usuários tomam o tempo para ler o manual Atmel AT91M55800A, e um bom manual não só permite conhecer uma série de funcionalidades adicionais do dispositivo, mas evita a formação da maioria das falhas.
Então, o que deve conter o manual perfeito?
Primeiro, o manual Atmel AT91M55800A deve conte:
- dados técnicos do dispositivo Atmel AT91M55800A
- nome do fabricante e ano de fabricação do dispositivo Atmel AT91M55800A
- instruções de utilização, regulação e manutenção do dispositivo Atmel AT91M55800A
- sinais de segurança e certificados que comprovam a conformidade com as normas pertinentes
Por que você não ler manuais?
Normalmente, isso é devido à falta de tempo e à certeza quanto à funcionalidade específica do dispositivo adquirido. Infelizmente, a mesma ligação e o arranque Atmel AT91M55800A não são suficientes. O manual contém uma série de orientações sobre funcionalidades específicas, a segurança, os métodos de manutenção (mesmo sobre produtos que devem ser usados), possíveis defeitos Atmel AT91M55800A e formas de resolver problemas comuns durante o uso. No final, no manual podemos encontrar as coordenadas do serviço Atmel na ausência da eficácia das soluções propostas. Atualmente, muito apreciados são manuais na forma de animações interessantes e vídeos de instrução que de uma forma melhor do que o o folheto falam ao usuário. Este tipo de manual é a chance que o usuário percorrer todo o vídeo instrutivo, sem ignorar especificações e descrições técnicas complicadas Atmel AT91M55800A, como para a versão papel.
Por que ler manuais?
Primeiro de tudo, contem a resposta sobre a construção, as possibilidades do dispositivo Atmel AT91M55800A, uso dos acessórios individuais e uma gama de informações para desfrutar plenamente todos os recursos e facilidades.
Após a compra bem sucedida de um equipamento / dispositivo, é bom ter um momento para se familiarizar com cada parte do manual Atmel AT91M55800A. Atualmente, são cuidadosamente preparados e traduzidos para sejam não só compreensíveis para os usuários, mas para cumprir a sua função básica de informação
Índice do manual
-
Página 1
Features • Utilizes the ARM7TDMI ® ARM ® Thumb ® Processor Core – High-perf ormance 32-bit RISC Arc hitecture – High-density 16-bit Instruction Set – Leader in MIPS/W att – Embedded ICE (In-Circuit Emulation) • 8K Bytes Internal SRAM • Fully-pr ogrammable External Bus Interface (EBI) – Maximum External Address Space of 128M Bytes[...]
-
Página 2
2 1745D–ATARM–04-Nov-05 AT91M55800A ity vectored interrup t controller in conjunction with the pe ripheral data controller sig nificantly improve the real-time performance of the device. The device is manufactured us ing Atmel’s high-density CMOS technology. By combining the ARM7TDMI processor core with an on-chip SRAM, a wide range of pe ri [...]
-
Página 3
3 1745D–ATARM–04-Nov- 05 AT91M55800A 2. Pin Configurations Notes: 1. Analog pins 2. Battery back up pins T able 2- 1. Pin Configuration for 176- lead LQFP Package Pin A T91M55800A Pin A T91M55800A Pin A T91M55800A Pin A T91M55800A 1 GND 45 GND 89 GND 133 GND 2 GND 46 GND 90 GND 134 GND 3 NCS0 47 D8 91 P A19/RXD1 135 NCS4 4 NCS1 48 D9 92 P A20/S[...]
-
Página 4
4 1745D–ATARM–04-Nov-05 AT91M55800A T able 2- 2. Pin Configuration for 176- ball BGA Package Pin A T91M55800A Pin A T91M55800A Pin A T91M55800A Pin A T91M55 800A A1 NCS1 C1 A0/NLB E1 A4 G1 A12 A2 NW AIT C2 NCS0 E2 A3 G2 A9 A3 N RST C3 VDDIO E3 A5 G3 A8 A4 NTRST C 4 VDDCORE E4 GND G 4 G ND A5 PB18/BMS C5 TMS E5 – G5 – A6 NWDO VF C6 VDDIO E6 [...]
-
Página 5
5 1745D–ATARM–04-Nov- 05 AT91M55800A J1 A17 L 1 A20 N1 D4 R1 D10 J2 A18 L 2 A23 N2 D6 R2 D11 J3 VDDIO L3 D0 N3 VDDIO R3 D12 J4 A16 L 4 D1 N4 D14 R4 D13 J5 – L5 – N5 PB19/TCLK0 R5 PB20/TIOA0 J6 – L6 – N6 VDDIO R6 PB23/TIOA1 J7 – L7 – N7 PB25/TCLK2 R7 PB24/TIOB1 J8 – L8 – N8 P A1/TIOA3 R 8 P A3/TCLK4 J9 – L9 – N9 VDDIO R9 P A4[...]
-
Página 6
6 1745D–ATARM–04-Nov-05 AT91M55800A Figure 2-1. 176-lead LQFP Pinout Figure 2-2. 176-ball BGA Pinout 14 4 176 133 132 89 45 88 123456789 1 0 1 1 1 2 A B C D E F G H J K L M N P R 13 14 15[...]
-
Página 7
7 1745D–ATARM–04-Nov- 05 AT91M55800A 3. Pin Description T able 3- 1. Pin Description Module Name Function T ype Active Level Comments EBI A0 - A23 Address bus Output – D0 - D15 Data bus I/O – NCS0 - NCS7 Chip select Output Low NWR0 Lower b yte 0 w rite signal Output Low Used in Byte-wr ite option NWR1 Lower b yte 1 w rite signal Output Low [...]
-
Página 8
8 1745D–ATARM–04-Nov-05 AT91M55800A DAC D A0 - DA 1 Anal og output channels 0 - 1 Anal og out – D A VREF Analog ref erence Analog ref – Clock XIN Main oscillator input Input – XOUT Main oscillator output Output – PLLRC RC filter for PLL Input – XIN32 32 kHz oscillator input Input – XOUT32 32 kHz oscillator output Output – MCK O Sy[...]
-
Página 9
9 1745D–ATARM–04-Nov- 05 AT91M55800A 4. Bloc k Diagram ARM7TDMI Core Embedded ICE Reset EBI: External Bus Interface Internal RAM 8K Bytes ASB Controller AIC: Advanced Interrupt Controller AMBA Bridge TC: Timer Counter Block 0 TC0 TC1 TC2 USART0 USART1 2 PDC Channels 2 PDC Channels APB ASB P I O B P I O A P I O B NRST D0 - D15 A1 - A23 A0/NLB NR[...]
-
Página 10
10 1745D–ATARM–04-Nov-05 AT91M55800A 5. Ar chitectural Overview The AT91M55800A microcontroller integrates an ARM7TDMI with its embedded ICE inter- face, memories and peri pherals. Its architecture consists of two main buses, the Advanced System Bus (ASB) and the Advanced Peripheral Bus (APB). Designed for maximum perf or- mance and controlled [...]
-
Página 11
11 1745D–ATARM–04-Nov- 05 AT91M55800A The Real-time Clock (RTC) perip heral is desi gned for very low power consumptio n, and com- bines a complete time-of-d ay clock with alarm and a two-hundre d year Gregorian cale ndar, complemented by a prog rammable periodic interrup t. The Parallel Input/ Output Controllers (PIOA and PIOB) control the 58 [...]
-
Página 12
12 1745D–ATARM–04-Nov-05 AT91M55800A 6. Associated Documentation T able 6- 1. Associated Documentat ion Prod uct Informat ion Document Title Literature Number A T91M55800A Inter nal architecture of processor ARM/Thumb instruction sets Embedded in-circuit-emulator ARM7TDMI (Thumb ) Datasheet 0673 Exter nal memor y interface mapping P eripheral o[...]
-
Página 13
13 1745D–ATARM–04-Nov- 05 AT91M55800A 7. Product Overvie w 7.1 P o wer Supplies The AT91M5580 0A has 5 kinds of power supp ly pins: • VDDCORE pins, which pow er the chip core • VDDIO pins, whic h power the I/O Lin es • VDDPLL pins, which po wer the oscillator and PLL cells • VDD A pins, which po wer the analog pe ripherals ADC and D A C[...]
-
Página 14
14 1745D–ATARM–04-Nov-05 AT91M55800A 7.3 Master Cloc k Master Clock is generated in one of the following ways, depending on progra mming in the APMC registers: • F rom the 32768 Hz low-po wer oscillator that clocks the R TC • The on-chip main o scillator together with a PLL generate a software-prog rammable main clock in th e 500 Hz to 33 M[...]
-
Página 15
15 1745D–ATARM–04-Nov- 05 AT91M55800A In order to benefit the most regarding the separation of NRST and NTRST during the Debug phase of deve lopment, the user must independen tly mana ge both signals as shown in exam- ple (1) of Figure 7-1 above. However, once Debug is completed, both signals are easily managed together d uring prod uction as s[...]
-
Página 16
16 1745D–ATARM–04-Nov-05 AT91M55800A • Internal peripherals in the f our hig hest megabytes In any of these ad dress spaces, the ARM7TDMI ope rates in Little-End ian mode only. 7.6.1 Intern al Memories The AT91M5580 0A microcontroller inte grates an 8-Kbyte SRAM ba nk. This memory bank is mapped at address 0x0 ( after the remap command), a ll[...]
-
Página 17
17 1745D–ATARM–04-Nov- 05 AT91M55800A 7.7 External Bus Interface The External Bus Interface h andles the accesses between addresses 0x0040 0 000 and 0xFFC0 0000. It g enerates the signals that con trol access to the external devi ces, and can configure up to eigh t 16-Mbyte banks. In all cases it su pports byte, half-word and word aligned acces[...]
-
Página 18
18 1745D–ATARM–04-Nov-05 AT91M55800A 8. P eripherals The AT91M55800A pe ripherals are connected to the 32-bit wide Advan ced Peripheral Bus. Peripheral registers are only word accessible – byte and half-word accesses are not sup- ported. If a byte or a half-word access is attempted, the memory controller aut omatically masks the lowest addres[...]
-
Página 19
19 1745D–ATARM–04-Nov- 05 AT91M55800A Most importan tly, the PDC removes th e processor interrupt handling overhea d and signifi- cantly reduces the num ber of clock cycles requir ed for a data transfer . It can transfer up to 64K contiguous byte s. As a result, the performance of the microcontrolle r is increased and the power cons umption red[...]
-
Página 20
20 1745D–ATARM–04-Nov-05 AT91M55800A PIO Controllers called PIOA an d PIOB. The PIO controller enables th e generation of an inter- rupt on input chan ge and insertion of a simple input glitch filter on any of the PIO pins. 8.4.5 WD: W atchdog The Watchdog is built around a 16 -bit counter, an d is used to prev ent system lo ck-up if the softwa[...]
-
Página 21
21 1745D–ATARM–04-Nov- 05 AT91M55800A Each channel can be enabled or disa bled i ndependently, and ha s its own data register. The ADC can be configured to a utomatically ente r Sleep mode after a conversion sequence, and can be triggered by th e software, the Ti mer Count er, or an external signal. 8.5.5 D A C: Digita l-to-ana log Converter Ea[...]
-
Página 22
22 1745D–ATARM–04-Nov-05 AT91M55800A 9. Memory Map Figure 9-1. AT91M55800A Memo ry Map Before and after Remap Co mmand Address Function Size Abort Control 0xFFFFFFFF 0xFFC00000 0xFFBFFFFF 0x00400000 0x003FFFFF 0x00300000 0x002FFFFF 0x00200000 0x001FFFFF 0x00100000 0x000FFFFF 0x00000000 On-chip P eripherals External Devices (up to 8) Reserved Re[...]
-
Página 23
23 1745D–ATARM–04-Nov- 05 AT91M55800A 10. P eripheral Memory Map Figure 1. AT91M55800A Per ipheral Memo ry Map Address Peripheral Peripheral Name Size 0xFFFFFFFF 0xFFFFF000 0xFFFFBFFF 0xFFFF8000 0xFFFF7FFF 0xFFFF4000 0xFFFF3FFF 0xFFFF0000 0xFFFD7FFF 0xFFFD4000 0xFFFC7FFF 0xFFFC4000 0xFFFCBFFF 0xFFFC8000 AIC WD APMC PIO B TC 3,4,5 USART1 USART2 [...]
-
Página 24
24 1745D–ATARM–04-Nov-05 AT91M55800A 11. EBI: External Bus Interface The EBI generates the sign als that control the access to the exter nal memory or peripheral devices. The EBI is f ully-programmable and can address up to 1 28M bytes. It has eight chip selects and a 24-bit address bus. The 16-bit dat a bus can be configured to int erface with[...]
-
Página 25
25 1745D–ATARM–04-Nov- 05 AT91M55800A 11.1 External Memory Mapping The memory map associates the internal 32- bit address space with the ext ernal 24-bit address bus. The memory map is defined by pr ogramming the base addr ess and page size of the external memories (see EBI User Interface reg isters EBI _CSR0 to EBI_CSR7). Note that A0 - A23 is[...]
-
Página 26
26 1745D–ATARM–04-Nov-05 AT91M55800A 11.2 EBI Pin Description The following table shows how cert ain EBI signals are multiplexed: Name Description T ype A0 - A23 Address bus (output) Output D0 - D15 Data bus (input/output) I/O NCS0 - NCS7 Active lo w chip selects (output) Output NRD Read Enable (output) Output NWR0 - NWR1 Lower and upper write [...]
-
Página 27
27 1745D–ATARM–04-Nov- 05 AT91M55800A 11.3 Data Bus Width A data bus width of 8 or 16 bits can be selected for each chip select. This option is controlled by the DBW field in the EBI_CSR (Chip-select Registe r) for the corresponding chip select. Figure 11-2 shows how to conne ct a 512K x 8-bit memory on NCS2. Figure 11-2. Memory Connecti on for[...]
-
Página 28
28 1745D–ATARM–04-Nov-05 AT91M55800A Figure 11-4. Memory Connecti on for 2 x 8-bit Data Bu sses Byte-select Access is used to connec t 16-bit devices in a memory page. • The signal A0/NLB is used as NLB and enab les the lo wer b yte for both read and write operations . • The signal NWR1/NUB is used as NUB and enab les the upper b yte f or b[...]
-
Página 29
29 1745D–ATARM–04-Nov- 05 AT91M55800A Figure 11-6 shows how to conne ct a 16-bit device without byte access (e.g. Flash) on NCS2. Figure 11-6. Connection for a 16-bit Data Bu s Without Byte-w rite Capability. 11.5 Boot on NCS0 Depending on the device and the BMS pin level during the reset, the user can se lect either an 8-bit or 16-bit external[...]
-
Página 30
30 1745D–ATARM–04-Nov-05 AT91M55800A 11.6 Read Pr otocols The EBI provides two alternative prot ocols fo r external memo ry read access: standard and early read. The difference between the tw o protocols lies in the tim ing of the NRD (read cycle) waveform. The protocol is selected by the DRP field in EBI_MCR (Memory Control Reg ister) and is v[...]
-
Página 31
31 1745D–ATARM–04-Nov- 05 AT91M55800A Figure 11-8. Early Read Prot ocol 11.6.3 Early Read W ait State In early read protocol, an early read wait state is a utomatically inserted when an external write cycle is followed by a r ead cycle to allow time f or the write cycle to end before the subsequent read cycle begins (see Figur e 11-9 ). This wa[...]
-
Página 32
32 1745D–ATARM–04-Nov-05 AT91M55800A 11.7 Write Data Hold Time During write cycles in both protocols, output data becomes valid after the falling edge of the NWE signal and remains valid after the rising edge of NWE, as illustrated in the figure below. The external NWE waveform (on the NWE pin) is used to contro l the output data timing to guar[...]
-
Página 33
33 1745D–ATARM–04-Nov- 05 AT91M55800A 11.8 W ait States The EBI can automatica lly insert wait states. The diffe rent types of wait states are listed b elow: • Standard w ait states • Data float w ait states • External wait states • Chip select change w ait states • Early read wait states (as described in Read Protocols) 11.8.1 Standa[...]
-
Página 34
34 1745D–ATARM–04-Nov-05 AT91M55800A indicates the number of d ata float wait s to be ins erted and represents the time allow ed for th e data output t o go high impedance after th e memory is disabled. Data float wait states do not delay internal memory accesses. Hence, a single access to an external memory with long t DF will not slow down th[...]
-
Página 35
35 1745D–ATARM–04-Nov- 05 AT91M55800A Figure 11-13. External Wait Notes: 1. Early Read Protocol 2. Standard Read Protocol 11.8.4 Chip Selec t Change Wait States A chip select wait state is aut omatically inserted when consec utive accesses are m ade to two different external memories (if no wait states have already been inserted ). If any wait [...]
-
Página 36
36 1745D–ATARM–04-Nov-05 AT91M55800A 11.9 Memory Access W avef orms Figure 11-15 t hrough Figure 11-18 show examp les of the two alter native protocols for ex ternal memory read acce ss. Figure 11-15. Stand ard Read Pr otocol with n o t DF Read Mem 1 Write Mem 1 Read Mem 1 Read Mem 2 Write Mem 2 Read Mem 2 Chip Select Change Wait A0 - A23 NRD N[...]
-
Página 37
37 1745D–ATARM–04-Nov- 05 AT91M55800A Figure 11-16. Early Re ad Protocol with no t DF Read Mem 1 Write Mem 1 A0 - A23 NRD NWE NCS1 NCS2 D0 - D15 (Mem 1) D0 - D15 (Mem 2) D0 - D15 (AT91) MCK Early Read Wait Cycle Read Mem 1 Read Mem 2 Write Mem 2 Early Read Wait Cycle Read Mem 2 Chip Select Change Wait Long t WHDX Long t WHDX[...]
-
Página 38
38 1745D–ATARM–04-Nov-05 AT91M55800A Figure 11-17. Standard Read Protocol with t DF Read Mem 1 Write Mem 1 A0 - A23 NRD NWE NCS1 NCS2 D0 - D15 (Mem 1) D0 - D15 (Mem 2) D0 - D15 (AT91) MCK Data Float Wait Read Mem 1 Data Float Wait Read Mem 2 Read Mem 2 Data Float Wait Write Mem 2 Write Mem 2 Write Mem 2 t WHDX t DF t DF t DF[...]
-
Página 39
39 1745D–ATARM–04-Nov- 05 AT91M55800A Figure 11-18. Early Re ad Protocol with t DF Read Mem 1 Write Mem 1 A0 - A23 NRD NWE NCS1 NCS2 D0 - D15 (Mem 1) D0 - D15 (Mem 2) D0 - D15 (AT91) MCK Data Float Wait Early Read Wait Read Mem 1 Data Float Wait Read Mem 2 Read Mem 2 Data Float Wait Write Mem 2 Write Mem 2 Write Mem 2 t DF t DF t DF t WHDX[...]
-
Página 40
40 1745D–ATARM–04-Nov-05 AT91M55800A Figure 11 -19 through Figure 11-25 sho w the timing c ycles and wait sta tes for rea d and writ e access to the various AT91M558 00A external memory devices. The co nfigurations described are as follows: T able 11- 1. Memory Access Waveforms Figure Number Number of W ait Stat es Bus Width Size of Data T rans[...]
-
Página 41
41 1745D–ATARM–04-Nov- 05 AT91M55800A Figure 11-19. 0 Wait St ates, 16-b it Bus Width, Word Transfe r ADDR ADDR+1 B 2 B 1 B 4 B 3 B 4 B 3 B 2 B 1 MCK A1 - A23 NCS NRD D0 - D15 Internal Bus X X B 2 B 1 READ ACCESS NRD B 2 B 1 B 4 B 3 D0 - D15 WRITE ACCESS NWE B 2 B 1 B 4 B 3 D0 - D15 NLB NUB · Standard Protocol · Early Protocol · Byte Write/ [...]
-
Página 42
42 1745D–ATARM–04-Nov-05 AT91M55800A Figure 11-20. 1 Wait State, 16-bit Bus Width, Word Tran sfer ADDR ADDR+1 B 2 B 1 B 4 B 3 X X B 2 B 1 B 4 B 3 B 2 B 1 1 Wait State 1 Wait State MCK A1 - A23 NCS NRD D0 - D15 Internal Bus WRITE ACCESS READ ACCESS NRD D0 - D15 · Standard Protocol · Early Protocol B 4 B 3 NWE D0 - D15 B 2 B 1 B 4 B 3 NLB NUB B[...]
-
Página 43
43 1745D–ATARM–04-Nov- 05 AT91M55800A Figure 11-21. 1 Wait St ate, 16-bit Bus Width, Half-w ord Transf er B 2 B 1 1 Wait State MCK A1 - A23 NCS NRD D0 - D15 Internal Bus X X B 2 B 1 READ ACCESS · Standard Protocol NLB NUB · Early Protocol B 2 B 1 NRD D0 - D15 WRITE ACCESS NWE B 2 B 1 D0 - D15 · Byte Write/ Byte Select Option[...]
-
Página 44
44 1745D–ATARM–04-Nov-05 AT91M55800A Figure 11-22. 0 Wait States, 8-bit Bus Width, Wo rd Transfer ADDR ADDR+1 X B 1 X B 3 B 2 B 1 MCK A0 - A23 NCS NRD D0 - D15 Internal Bus ADDR+2 ADDR+3 X X B 2 B 1 X B 2 X X X B 1 X B 3 X B 4 B 4 B 3 B 2 B 1 READ ACCESS · Standard Protocol · Early Protocol NRD X B 1 D0 - D15 X B 2 X B 3 X B 4 WRITE ACCESS NW[...]
-
Página 45
45 1745D–ATARM–04-Nov- 05 AT91M55800A Figure 11-23. 1 Wait State, 8-bit Bus Width, Half-word Transf er ADDR X B 1 1 Wait State MCK A0 - A23 NCS NRD D0 - D15 Internal Bus ADDR+1 1 Wait State X X B 2 B 1 X B 2 X X X B 1 READ ACCESS · Standard Protocol · Early Protocol NRD X B 1 D0 - D15 X B 2 WRITE ACCESS NWR0 X B 1 D0 - D15 X B 2 NWR1[...]
-
Página 46
46 1745D–ATARM–04-Nov-05 AT91M55800A Figure 11-24. 1 Wait St ate, 8-bit Bu s Width, Byte Transfer XB 1 1 Wait State MCK A0 - A23 NCS NRD D0-D15 Internal Bus X X X B 1 READ ACCESS · Standard Protocol · Early Protocol D0 - D15 X B 1 WRITE ACCESS NWR0 D0-D15 X B 1 NRD NWR1[...]
-
Página 47
47 1745D–ATARM–04-Nov- 05 AT91M55800A Figure 11-25. 0 Wait St ates, 16-b it Bus Width, Byte Transf er MCK A1-A23 NCS NWR1 D0-D15 X B 1 B 2 X ADDR X X X 0 ADDR X X X 0 ADDR X X X 0 ADDR X X X 1 Internal Address Internal Bus X X X B 1 X X B 2 X NLB NUB READ ACCESS · Standard Protocol NRD · Early Protocol NRD D0-D15 XB 1 B 2 X WRITE ACCESS NWR0 [...]
-
Página 48
48 1745D–ATARM–04-Nov-05 AT91M55800A 11.10 EBI User Interface The EBI is programmed using the reg isters listed in the table below. The Remap Control Reg- ister (EBI_RCR) controls ex it from Boot Mode (see Section 11.5 ” Boot on NCS0” on page 29 ) The Memory Control Register (EBI _MCR) is used to program the number of active ch ip selects a[...]
-
Página 49
49 1745D–ATARM–04-Nov- 05 AT91M55800A 11.10.1 E BI Chip Select Registe r Register Name: EBI_CSR0 - EB I_CSR7 Access Type: Read/Write Reset Value: See Table 11-2 Absolute Address : 0xFFE00000 - 0xFFE0001C • DBW: Data Bus Width • NWS: Number of W ait States This field is valid only if WSE is set. • WSE: W ait Stat e Enable (Code Label EBI_W[...]
-
Página 50
50 1745D–ATARM–04-Nov-05 AT91M55800A • P A GES: Pa ge Siz e • TDF: Data Float Output Time • BA T : Byt e Access T ype • CSEN: Chip Sele ct Enable (Code Labe l EBI_CSEN ) 0 = Chip select is disabled. 1 = Chip select is enabled. • B A: Base Address (Co de Label EBI_BA ) These bits co ntain the highest bits of the base address. If the pa[...]
-
Página 51
51 1745D–ATARM–04-Nov- 05 AT91M55800A 11.10.2 EBI Remap Control Register Register Name: EBI_RCR Access Type: Write-only Absolute Address : 0xFFE00020 Offset: 0x20 • RCB: Remap Command Bit (Code Label EBI_RCB ) 0 = No effect. 1 = Cancels the remapping (performed at reset) of the p age zero memory devices. 11.10.3 EBI Me mory Control Register R[...]
-
Página 52
52 1745D–ATARM–04-Nov-05 AT91M55800A 12. APMC: Ad v anced P o wer Management Cont rolle r The AT91M55800A feat ures an Advanced Power Managem ent Controller, which optimizes both the power consumption of the device and t he complete system. The APMC controls the clocking elements such as the o scillators and the PLL, the core and the peripher a[...]
-
Página 53
53 1745D–ATARM–04-Nov- 05 AT91M55800A 12.1 Operating Modes Five operating mode s are supported by the APM C and of fer different power consum ption lev- els and event respon se latency times. •N o r m a l M o d e : The Main Power supply is switched on; the ARM Core Clock is enable d and the peripheral clocks are enabled according to the appli[...]
-
Página 54
54 1745D–ATARM–04-Nov-05 AT91M55800A Figure 12-2. APMC Block Diagram ARM7TDMI Clock NIRQ NFIQ IDLE MODE FF APMC_SCDR APMC_SCSR MCK (Master Clock) Prescaler Peripheral Clocks Clear Set XIN XOUT MCKO MCKODS PRES APMC_PCER APMC_PCDR APMC_PCSR MOSCBYP MUL MOSCEN CSS PLL Main Oscillator Reset Control RTC Oscillator RTC (1) Backup Reset Slow Clock RT[...]
-
Página 55
55 1745D–ATARM–04-Nov- 05 AT91M55800A 12.2 Slow Cloc k Generator The AT91M55800A has a very low power 32 kHz oscillator powered by the backup batt ery voltage supplied on the VDDBU pins. The XIN3 2 and XO UT32 pins must be connected to a 32768 Hz crystal. The oscillator has been especially de signed to connect to a 6 pF typical load capacitance[...]
-
Página 56
56 1745D–ATARM–04-Nov-05 AT91M55800A 12.3 Cloc k Generator The clock generator consists of the main oscillator, the PLL and the clock selection logic with its prescaler. It aim s at selecting the Master Clock, called MCK t hroughout this datasheet. The clock generator also contains the circuit ry neede d to drive the MCKO pin with th e master c[...]
-
Página 57
57 1745D–ATARM–04-Nov- 05 AT91M55800A in APMC_SR and loads the PLL counter with t he value programmed in the PLLCOUNT field. Then, the PLL counter decre ments at each Slow Clock cycle. Note: Programming one in PLLCOUNT is the minimu m allowed and guarantees at least 2 Slo w Clock cycles before the loc k bit is set. Programming n in PLLCOUNT gua[...]
-
Página 58
58 1745D–ATARM–04-Nov-05 AT91M55800A Figure 12-6. Clock Switch 12.3.5 Slow Clock Interrupt The APMC also feat ures the Slow Clo ck interrupt, allow ing the user to detect when the Master Clock is actually switched to the Slow Clock. Switching from the Slow Clock to a higher fre- quency is generally performed safely, as the processor is running [...]
-
Página 59
59 1745D–ATARM–04-Nov- 05 AT91M55800A 12.4 System Cloc k The AT91M55800A has only one system clock: the ARM Core clock. It can be enabled an d disabled by writing to the System Clock Enable (APMC_SCER) and System Clock Disable Registers (APMC_SCDR). The status of t he ARM Core clock (at least for debug purpo ses) can be read in the System C loc[...]
-
Página 60
60 1745D–ATARM–04-Nov-05 AT91M55800A Figure 12-7. Shut-down an d Wake-up Fea tures To accommodate the different types of main power supply available, and differ ent signals that can command the sh ut-down of this device, tr i-state, level 0 and level 1 a re user-definable for the Shut-down pin. The Wa ke-up pin can be configured as detected on [...]
-
Página 61
61 1745D–ATARM–04-Nov- 05 AT91M55800A 12.8 Fir st Star t-up Sequence At initial startup, or after VDDBU has be en disconnected, the battery-supplie d logic must be initialized. The Battery Ba ckup Reset sets the followin g default st ate: • Shut-do wn Logic Initialized in the Wake-up state (or Non Alarm) • The P o wer Mode Register Shut-dow[...]
-
Página 62
62 1745D–ATARM–04-Nov-05 AT91M55800A 12.9 APMC User Interface Base Address: 0xFFFF4000 (Code Label APMC_BASE ) T able 12- 1. APMC Memory Map Offset Register Name Access Main Reset Backup Reset 0x00 System Cloc k Enable Register APMC_SCER W – – 0x04 System Clock Disab le Register APMC_SCDR W – – 0x08 System Clock Status Register APMC_SCS[...]
-
Página 63
63 1745D–ATARM–04-Nov- 05 AT91M55800A 12.9.1 APMC System Clock Enable Register Register Name: APMC_SCER Access Type: Write-only Offset: 0x00 • CPU: System Cloc k Enable Bit 0 = No effect. 1 = Enables the System Clock. 12.9.2 APMC System Clock Disable Regist er Register Name: APMC_SCDR Access Type: Write-only Offset: 0x04 • CPU: System Cloc [...]
-
Página 64
64 1745D–ATARM–04-Nov-05 AT91M55800A 12.9.3 APMC System Clock Status Register Register Name: APMC_SCSR Access Type: Read-only Reset Value: 0x 1 Offset: 0x08 • CPU: System Cloc k Status Bit 0 = System Clock is disabled. 1 = System Clock is enabled. 12.9.4 APMC Perip heral Clock Enable Register Register Name: APMC_PCER Access Type: Write-only O[...]
-
Página 65
65 1745D–ATARM–04-Nov- 05 AT91M55800A 12.9.5 APMC Perip heral Cloc k Disable Register Register Name: APMC_PCDR Access Type: Write-only Offset: 0x14 • P eripheral Cloc k Disab le (per peripheral) 0 = No effect. 1 = Disables the peripheral clock. 12.9.6 APMC Perip heral Clock Status Register Register Name: APMC_PCSR Access Type: Read-only Reset[...]
-
Página 66
66 1745D–ATARM–04-Nov-05 AT91M55800A 12.9.7 APMC Clock Generator Mode Register Register Name: APMC_CGMR Access Type: Read/Write Reset Value: 0x 0 Offset: 0x20 • MOSCBYP: Main Oscillator Bypass ( Code Label APMC_MOSC_BYP ) 0 = Crystal must be connect ed between XIN and XOUT. 1 = External clock must be provided on XIN. • MOSCEN: Main Os cilla[...]
-
Página 67
67 1745D–ATARM–04-Nov- 05 AT91M55800A • CSS: Clock Sour ce Selection • OSCOUNT : Main Oscillator Count er Specifies the number of 32,768 Hz divided by 8 clock cycles for the main osc illator start-up timer to count before the main oscillator is stabilized, a fter the os cillator is enabled. The main oscillator counter is a dow n-counter whi[...]
-
Página 68
68 1745D–ATARM–04-Nov-05 AT91M55800A 12.9.8 APMC P ower Contr ol Register Register Name: APMC_PCR Access Type: Write-only Offset: 0x28 • SHD ALC: Shut-down or Ala rm Command (Code Label APMC_SHDALC ) 0 = No effect. 1 = Configur es the SHDN p in as defi ned by the field SHDALS in APMC_PMR. • WKA CKC: W ake-up or Alarm Ackno wledge Command (C[...]
-
Página 69
69 1745D–ATARM–04-Nov- 05 AT91M55800A 12.9.9 APMC P ower Mode Regi ster Register Name: APMC_PMR Access Type: Read/Write Backup Rese t Value: 0x1 Offset: 0x2C • SHD ALS: Shut-down or Ala rm Output Selection This field defi nes the state of the SHDAL pin when shut -down or alarm is requested. • WKA CKS: W ake-up or Alarm Ac knowledge Output S[...]
-
Página 70
70 1745D–ATARM–04-Nov-05 AT91M55800A • WKEDG: W ake-up Input Edge Select ion This field defines the edge to detect on the W ake-up pin (W AKEUP) to provoke a wake-up. WKEDG Wake-up Input Edge Selection Code Label 0 0 None. No edge is dete cted on wake-up . APMC_WKEDG_NONE 0 1 P ositiv e edge APMC_WKEDG_POS_EDG 1 0 Negative edge APMC_WKEDG_NEG[...]
-
Página 71
71 1745D–ATARM–04-Nov- 05 AT91M55800A 12.9.10 APMC Stat us Register Register Name: APMC_SR Access Type: Read-only Offset: 0x30 • MOSCS: Main Oscillator Status (Code Label APMC_MOSCS ) 0 = Main Oscillator outp ut signal is not stabilized or the Main Oscillator is disabled. 1 = The Main Oscillator is enabled and its output is stabilized. Actual[...]
-
Página 72
72 1745D–ATARM–04-Nov-05 AT91M55800A 12.9.12 APMC Interrupt Disable Register Register Name: APMC_IDR Access Type: Write-only Offset: 0x38 • MOSCS: Main O scillator Interrupt Di sable (Code Label APMC_MOSCS ) 0 = No effect. 1 = Disables the Main Oscillator Stabilized Interrupt. • LOCK: PLL Loc k Interrupt Disab le (Code Label APMC_PLL_LOCK )[...]
-
Página 73
73 1745D–ATARM–04-Nov- 05 AT91M55800A 13. RTC: Real-time Cloc k The AT91M55800A feat ures a Real-time Clock (RTC) peripheral that is designe d for very low power consumption. It combine s a complete time-of-day clock with alarm and a two-hundred year Gregoria n calendar, complemented by a programmable p eriodic interrupt. The time and calendar [...]
-
Página 74
74 1745D–ATARM–04-Nov-05 AT91M55800A 13.2 Functional Description The RTC provides a full Binary-Coded Decimal (B CD) clock which includ es century (19/20), year (with leap year s), month, date, day, hours, minutes and second s. The valid year range is 1900 to 2099, a two-hundred year Gregorian calendar achieving full Y2K compliance. The RTC can[...]
-
Página 75
75 1745D–ATARM–04-Nov- 05 AT91M55800A 6. Hour (BCD chec k, in 24-hour mode chec k range 00 - 23 and chec k that AM/PM flag is not set if R TC is set in 24-Hour mode , in 12-Hour mode chec k range 01 - 12) 7. Minute (c heck BCD and r ange 00 - 59) 8. Second (chec k BCD and range 00 - 59) Note: If the 12-hour mode is se lected by means of the R T[...]
-
Página 76
76 1745D–ATARM–04-Nov-05 AT91M55800A 13.3 R TC User Interface Base Address: 0xFFFB8000 (Code Label RTC_BASE ) T able 13- 1. RTC Memory Map Offset Register Name Access Reset State 0x0000 Mode Register RTC_MR Read/Wr ite 0x00000000 0x0004 Hou r Mode Register RT C_HMR R ead/Write 0x00 000000 0x0008 Ti me Register R TC_TIMR Read/Write 0x00 000000 0[...]
-
Página 77
77 1745D–ATARM–04-Nov- 05 AT91M55800A 13.3.1 RTC Mode Register Register Name :R T C _ M R Access : Read/ Write Offset: 0x00 • UPDTIM: Update Request Time Register (Code Label RTC_UPDTIM ) 0 = Enables the RTC time countin g. 1 = Stops th e RTC time co unting. Time counting co nsists of second, minute and hour coun ters . Time counters c an be [...]
-
Página 78
78 1745D–ATARM–04-Nov-05 AT91M55800A 13.3.2 RTC Ho ur Mode Register Register Name: RTC_HMR Access Type: Read/Write Reset State: 0x0 Offset: 0x04 • HRMOD: 12/24 Hour Mode 31 30 29 28 27 26 25 24 –––––––– 23 22 21 20 19 18 17 16 –––––––– 15 14 13 12 11 10 9 8 –––––––– 76543210 ––––––?[...]
-
Página 79
79 1745D–ATARM–04-Nov- 05 AT91M55800A 13.3.3 RTC Time Regist er Register Name: RTC_TIMR Access Type: Read/Write Reset State: 0x0 Offset: 0x08 • SEC: Current Second (Code Label RTC_SEC ) The range that can be set is 0 - 59 (BCD). The lowest four bits encode t he units. The higher bits encode the t ens. • MIN: Current Minute (Code Label RTC_M[...]
-
Página 80
80 1745D–ATARM–04-Nov-05 AT91M55800A 13.3.4 RTC Calendar Register Register Name: RTC_CALR Access Type: Read/Write Reset State: 0x018198 19 Offset: 0x0C • CENT : Current Ce ntury (Code Label RTC_CENT ) The range that can be set is 19 - 20 (BCD). The lowest four bits encode t he units. The higher bits encode the t ens. • YEAR: Current Y ear ([...]
-
Página 81
81 1745D–ATARM–04-Nov- 05 AT91M55800A 13.3.5 RTC Time Alarm Regi ster Register Name: RTC_TAR Access Type: Read/Write Reset State: 0x0 Offset: 0x10 • SEC: Second Alarm This field is t he alarm fie ld correspo nding to the BCD-coded second cou nter. • SECEN: Second Alarm Enable • MIN: Minute A larm This field is t he alarm fie ld corres pon[...]
-
Página 82
82 1745D–ATARM–04-Nov-05 AT91M55800A 13.3.6 RTC Calendar Alarm Regi ster Register Name: RTC_CAR Access Type: Read/Write Reset State: 0x0 Offset: 0x14 • MONTH: Month Alarm This field is the alarm f ield corresponding to the BCD-coded month coun ter. • MTHEN: Month Alarm Enabl e •D A T E : D a t e A l a r m This field is t he alarm fie ld c[...]
-
Página 83
83 1745D–ATARM–04-Nov- 05 AT91M55800A 13.3.7 RTC Status Re gister Register Name: RTC_SR Access Type: Read-only Reset State: 0x0 Offset: 0x18 • A CKUPD: Acknowledge fo r Update (Code Label RTC_ACKUPD ) 0 = Time and Calendar registers cann ot be updated. 1 = Time and Calendar registers can be updated. • ALARM: Alarm Flag (Code Label RTC_ALARM[...]
-
Página 84
84 1745D–ATARM–04-Nov-05 AT91M55800A 13.3.8 RTC Status Clear Register Register Name: RTC_SCR Access Type: Write-only Offset: 0x1C • A CKUPD: Acknowledge for Update Interrupt Clea r (Code Label RTC_ACKUPD ) 0 = No effect. 1 = Clears Acknowledge fo r Update st atus bit. • ALARM: Alarm Fla g Interrupt Clear ( Code Label RTC_ALARM ) 0 = No effe[...]
-
Página 85
85 1745D–ATARM–04-Nov- 05 AT91M55800A 13.3.9 RTC Interrupt Enable Register Register Name: RTC_IER Access Type: Write-only Offset: 0x20 • A CKUPD: Acknowledge Update In terrupt Enable (Code Label RTC_ACKUP D ) 0 = No effect. 1 = The acknowledge for upda te interrupt is enabled. • ALARM: Alarm Inter rupt Enable (Code Label RTC_ALARM ) 0 = No [...]
-
Página 86
86 1745D–ATARM–04-Nov-05 AT91M55800A 13.3.10 R TC Interrupt Disable Regis ter Register Name: RTC_IDR Access Type: Write-only Offset: 0x24 • A CKUPD: Acknowledge Update In terrupt Disable (Code Label RTC_ACKUPD ) 0 = No effect. 1 = The acknowledge for upda te interrupt is disabled. • ALARM: Alarm Interrupt Disable (Code Label RTC_ALARM ) 0 =[...]
-
Página 87
87 1745D–ATARM–04-Nov- 05 AT91M55800A 13.3.11 RTC Interrupt Mask Register Register Name: RTC_IMR Access Type: Read-only Reset State: 0x0 Offset: 0x28 • A CKUPD: Acknow ledg e Update Interrupt Mask (Code Label RTC_ACKUPD ) 0 = The acknowledge for upda te interrupt is disabled. 1 = The acknowledge for upda te interrupt is enabled. • ALARM: Al[...]
-
Página 88
88 1745D–ATARM–04-Nov-05 AT91M55800A 13.3.12 RTC V ali d Entry R egister Register Name: RTC_VER Access Type: Read-only Reset State: 0x0 Offset: 0x2C • NVT : Non-V alid Time (Code Label RTC_NVT ) 0 = No invalid data has bee n detected in RTC_TI MR. 1 = RTC_TIMR has containe d invalid data since it was last programmed. • NVC: Non-V alid Calen[...]
-
Página 89
89 1745D–ATARM–04-Nov- 05 AT91M55800A 14. WD: W atchdog Timer The AT91M55800A has an internal Watchdog Timer that can be used to prevent system lock- up if the software become s trapped in a deadlock. In normal operation the user reloads the watchdog at regular intervals before the timer over- flow occurs. I f an overflow does occur, the watchd[...]
-
Página 90
90 1745D–ATARM–04-Nov-05 AT91M55800A 14.0.1 WD User Inte rface WD Base Address: 0xFFFF8000 (Code La bel WD_BASE ) T able 14- 1. WD Memory Map Offset Register Name Access R eset State 0x00 Overflow Mode Register WD_OMR Read/Wr ite 0 0x04 Clock Mode Register WD_CMR R ead/Wr ite 0 0x08 Control Register WD_CR Write-only – 0x0C Status Register WD_[...]
-
Página 91
91 1745D–ATARM–04-Nov- 05 AT91M55800A 14.0.2 WD Overf low Mode Register Name: WD_OMR Access: Read/Write Reset Value: 0 Offset: 0x00 • WDEN: W atc hdog Enable (Code Label WD_WDEN ) 0 = Watchdog is disabled and do es not generate any signals. 1 = Watchdog is enabled and gen erates enabled signals. • RSTEN: Reset Enable (Code Label WD_RSTEN ) [...]
-
Página 92
92 1745D–ATARM–04-Nov-05 AT91M55800A 14.0.3 WD Clock Mode Register Name: WD_CMR Access: Read/Write Reset Value: 0 Offset: 0x04 • WDCLKS: Cloc k Selection • HPCV : High Pre-load Counter V alue (Code Label WD_HPCV ) Counter is preloaded when watchdog counter is restar ted with bits 0 to 11 set (FFF) and bits 12 to 15 equaling HPCV. • CKEY :[...]
-
Página 93
93 1745D–ATARM–04-Nov- 05 AT91M55800A 14.0.4 WD Control Regist er Name: WD_CR Access: Write-only Offset: 0x08 • RSTKEY : Restart Ke y (Code Label WD_RSTKEY ) 0xC071 = Watch Dog counte r is restarted. Other value = No effect. 31 30 29 28 27 26 25 24 –––––––– 23 22 21 20 19 18 17 16 –––––––– 15 14 13 12 11 10 9 8[...]
-
Página 94
94 1745D–ATARM–04-Nov-05 AT91M55800A 14.0.5 WD Status Register Name: WD_SR Access: Read-only Reset Value: 0x 0 Offset: 0x0C • WDO VF: W atchdo g Overflow (Code Label WD_WDOVF ) 0 = No watchdog overflow. 1 = A watchdog overfl ow has occurred since the last restart of the watchdog counter or sin ce internal or external re set. 14.0.6 WD Enablin[...]
-
Página 95
95 1745D–ATARM–04-Nov- 05 AT91M55800A 15. AIC: Adv anced Interrupt Contr oller The AT91M55800A has a n 8-level priority, individually ma skable, vectored interrupt con troller. This feature substantially reduces the software and real-time overhead in handling internal and external interrupt s. The interrupt controller is connected to the NFIQ ([...]
-
Página 96
96 1745D–ATARM–04-Nov-05 AT91M55800A T able 15- 1. AIC Inte rrupt Sourc es Interrupt Sour ce Interrupt Name Interrupt Descri ption 0 FIQ F ast interr upt 1 SWIRQ Software interr upt 2 US0IRQ USART Channel 0 interrupt 3 US1IRQ USART Channel 1 interrupt 4 US2IRQ USART Channel 2 interrupt 5 SPIRQ SPI interr upt 6 TC0IRQ Timer Channel 0 interr upt [...]
-
Página 97
97 1745D–ATARM–04-Nov- 05 AT91M55800A 15.1 Hard ware Interrupt V ectoring The hardware interrupt vector ing reduces the numbe r of instructions to reach the interr upt handler to only one. By st oring the following instruction at a ddress 0x00000018, the processor loads the pr ogram counter with t he interrupt hand ler address stored in the AIC[...]
-
Página 98
98 1745D–ATARM–04-Nov-05 AT91M55800A 15.4 Interrupt Masking Each interrupt so urce, includ ing FIQ, can be en abled or disab led using the co mmand regis ters AIC_IECR and AIC_IDCR. The interr upt mask can be read in the Read-only regist er AIC_IMR. A disabled interrupt does n ot affect the servicing of other inter rupts. 15.5 Interrupt Clearin[...]
-
Página 99
99 1745D–ATARM–04-Nov- 05 AT91M55800A The same mechanism of Spurious Interrupt o ccurs if the ARM7TDMI reads the IVR (applica- tion software o r ICE) when there is no interrupt pend ing. This mechanism is also valid for the FIQ interrupts. Once the AIC enters the Spurious Interrupt management, it asserts neither the NIRQ nor the NFIQ lines to t[...]
-
Página 100
100 1745D–ATARM–04-Nov-05 AT91M55800A The following table shows the main steps of an interrupt and the order in which they are per- formed according t o the mode: Notes: 1. NIRQ de-asser tion and automatic interru pt cl earing if the source is programmed as le vel sensitive 2. Note that software which has been written and debugged using Protect[...]
-
Página 101
101 1745D–ATARM–04-Nov- 05 AT91M55800A 15.10 AIC User Interface Base Address: 0xFFFFF000 (Code L abel AIC_BASE ) Note: 1. The reset value of this register depends on the le vel of the Externa l IRQ lines. All other sources are cleared at reset. T able 15- 2. AIC Memory Map Offset Register Name Access R eset State 0x000 Source Mode R egister 0 A[...]
-
Página 102
102 1745D–ATARM–04-Nov-05 AT91M55800A 15.10.1 AIC Sour ce Mode Regist er Register Name: AIC_SMR0...AIC_SMR31 Access Type: Read/Write Reset Value: 0 • PRIOR: Priority Le vel (Code Label AIC_PRIOR ) Program the prior ity level for all sources ex cept source 0 (FIQ) . The priority level can be bet ween 0 (lowest) and 7 (highest). The priority le[...]
-
Página 103
103 1745D–ATARM–04-Nov- 05 AT91M55800A 15.10.2 AIC Sour ce V ector Register Register Name: AIC_SVR0..AIC _SVR31 Access Type: Read/Write Reset V alue: 0 • VECT OR: Interrupt Handler Addre ss The user may store in these register s the addresses of the corresponding handler f or each interrupt source. 15.10.3 AIC In terrupt V ector Re gister Reg[...]
-
Página 104
104 1745D–ATARM–04-Nov-05 AT91M55800A 15.10.4 A IC FIQ V ector Regi ster Register Name: AIC_FVR Access Type: Read-only Reset V alue: 0 Offset: 0x104 • FIQV : FIQ V ector Register The FIQ Vector Re gister contains the vector programmed by th e use r in the Source Vector Register 0 which corresponds to FIQ. 15.10.5 AIC Int errupt Status Registe[...]
-
Página 105
105 1745D–ATARM–04-Nov- 05 AT91M55800A 15.10.6 AIC I nterrupt P ending Register Register Name: AIC_IPR Access Type: Read-only Reset V alue: Undefined Offset: 0x10C • Interrupt P ending 0 = Corresponding inter rupt is inactive. 1 = Corresponding inter rupt is pending. 15.10.7 AIC I nterrupt Mask Register Register Name: AIC_IMR Access Type: Rea[...]
-
Página 106
106 1745D–ATARM–04-Nov-05 AT91M55800A 15.10.8 AIC Core I nterrupt Status Regist er Register Name: AIC_CISR Access Type: Read-only Reset V alue: 0 Offset: 0x114 • NFIQ: NFIQ Status (Code Label AIC_NFIQ ) 0 = NFIQ line inactive. 1 = NFIQ line active. • NIRQ: NIRQ Status (Code Label AIC_NIRQ ) 0 = NIRQ line inactive. 1 = NIRQ line active. 15.1[...]
-
Página 107
107 1745D–ATARM–04-Nov- 05 AT91M55800A 15.10.10 AIC Interrupt Dis able Command Regist er Register Name: AIC_IDCR Access T ype: Write-only Offset: 0x124 • Interrupt Disab le 0 = No effect. 1 = Disables correspondin g interrupt. 15.10.11 AIC Interrupt Clear Command Regi ster Register Name: AIC_ICCR Access T ype: Write-only Offset: 0x128 • Int[...]
-
Página 108
108 1745D–ATARM–04-Nov-05 AT91M55800A 15.10.12 AIC Interrupt Set Command Regi ster Register Name: AIC_ISCR Access T ype: Write-only Offset: 0x12C • Interrupt Set 0 = No effect. 1 = Sets corresponding in terrupt. 15.10.13 AIC End of Interrupt Command Re gister Register Name: AIC_EOICR Access T ype: Write-only Offset: 0x130 The End of Interrup [...]
-
Página 109
109 1745D–ATARM–04-Nov- 05 AT91M55800A 15.10.14 AIC Spurious V ector Register Register Name: AIC_SPU Access Type: Read/Write Reset Value: 0 Offset: 0x134 • SPUVEC: Spurious Interrupt V ector Handler Address The user may store the addr ess of the Spurious Interrupt ha ndler in this register. 31 30 29 28 27 26 25 24 SPUVEC 23 22 21 20 19 18 17 [...]
-
Página 110
110 1745D–ATARM–04-Nov-05 AT91M55800A 15.11 Standard Interrupt Sequence It is assumed that: • The Advanced Interr upt C ontroller has been programmed, AIC_SVR are lo aded with corresponding inte rr upt service routine addresses and interrupts are en abled. • The Instr uction at add ress 0x18(IRQ exception vector address) is ldr pc, [pc, #-&[...]
-
Página 111
111 1745D–ATARM–04-Nov- 05 AT91M55800A masking or unmasking the inte rr upts depending on the st ate sav ed in the SPSR (the pre vious state of the ARM Core) . Note: The I bit in the SPSR is signif icant. If it is set, it indicates t hat the ARM Core w as just about to mask IRQ interrupts when the mask instructio n was interrupted. Hence, when [...]
-
Página 112
112 1745D–ATARM–04-Nov-05 AT91M55800A 16. PIO: P arallel I/O Contr oller The AT91M558 00A has 58 progr ammable I/O lines. 1 3 pins are dedicated as general-pur pose I/O pins. The othe r I/O lines are multiplex ed with an external signal of a peripheral to op timize the use of available packa ge pins. The PIO lines are controlled by two separate[...]
-
Página 113
113 1745D–ATARM–04-Nov- 05 AT91M55800A can be selected whether the pin is used for its peripher al function or as a parallel I/O line. The register PIO_IFSR (Input Filter Status) indicate s whether or not the filter is activated for each pin. 16.5 Interrupts Each parallel I/O can be programmed to generate an interrupt when a le vel change occur[...]
-
Página 114
114 1745D–ATARM–04-Nov-05 AT91M55800A Figure 16-1. Parallel I/O Multiplexed wit h a Bi-directional Signal Note: 1. See “ Section 16.8 ”PIO Connection Table s” .” Pad PIO_OSR 1 0 1 0 PIO_PSR PIO_ODSR 1 0 Filter 0 1 PIO_IFSR PIO_PSR Event Detection PIO_PDSR PIO_ISR PIO_IMR 0 1 PIO_MDSR Peripheral Output Enable Peripheral Output Peripheral[...]
-
Página 115
115 1745D–ATARM–04-Nov- 05 AT91M55800A 16.8 PIO Connection T ables Note: 1. The OFF value is the def ault lev el seen on the per ipheral input when the PIO line is enabled. T able 16- 1. PIO Controller A Connection Ta ble PIO Contro ller P eripheral Reset State Pin Number Bit Number Po r t Name P ort Name Signal Description Signal Direction OFF[...]
-
Página 116
116 1745D–ATARM–04-Nov-05 AT91M55800A Note: 1. The OFF value is the def ault lev el seen on the per ipheral input when the PIO line is enabled. T able 16- 2. PIO Controller B Connection Ta ble PIO Controller P eripheral Reset State Pin Number Bit Number Po r t Name Port Name Signal Description Signal Direction OFF Va l u e (1) 0 PB0 – – –[...]
-
Página 117
117 1745D–ATARM–04-Nov- 05 AT91M55800A 16.9 PIO User Interface PIO Control ler A Base Address: 0xFFFEC000 (Cod e Label PIOA_BASE ) PIO Control ler B Base Address: 0xFFFF000 0 (Code Label PIOB_BASE ) Notes: 1. The reset value of this register depends on the lev el of the e xter nal pins at reset. 2. This register is cleared at reset. Howe ver , [...]
-
Página 118
118 1745D–ATARM–04-Nov-05 AT91M55800A 16.9.1 PIO Enable Register Register Name: PIO_PE R Access Type: Write-only Offset: 0x00 This register is used to enable individual pins to be contr o lled by the PIO Controller instea d of the associated peripheral. When the PI O is enab led, the associa ted periph eral (if any) is held at lo gic zero. 1 = [...]
-
Página 119
119 1745D–ATARM–04-Nov- 05 AT91M55800A 16.9.3 PIO St atus Regi ster Register Name: PIO_PS R Access Type: Read-onlyRead-only Offset: 0x08 Reset Value: 0x3FFFFFFF (A) 0x0FFFFFFF (B) This register indicates which pins are enabled for PIO cont rol. T his register is updated when PIO lines a re enabled or disabled. 1 = PIO is active on the correspo [...]
-
Página 120
120 1745D–ATARM–04-Nov-05 AT91M55800A 16.9.5 PIO O utput D isable Regist er Register Name: PIO_ODR Access Type: Write-only Offset: 0x14 This register is used to disable PIO out put drivers. If the pin is driven by the peripheral, this has no e ffect on the pin, but the information is stored. The register is progra mmed as follows: 1 = Disables [...]
-
Página 121
121 1745D–ATARM–04-Nov- 05 AT91M55800A 16.9.7 PIO Input Filter Enable Register Register Name: PIO_IFER Access Type: Write-only Offset: 0x20 This register is used to ena ble input glitch filters. It affects the pin whe ther or not the PIO is enabled . The register is pro - grammed as f ollows: 1 = Enables the glitch filter on the corresponding p[...]
-
Página 122
122 1745D–ATARM–04-Nov-05 AT91M55800A 16.9.9 PIO I nput Filter Status Register Register Name: PIO_IFSR Access Type: Read-only Offset: 0x28 Reset Value: 0 This register indica tes which pins have glitch filters selected. It is updated when PIO output s are enabled or disabled by writing to PIO_IF ER or PIO_IFDR. 1 = Filter is selected on the cor[...]
-
Página 123
123 1745D–ATARM–04-Nov- 05 AT91M55800A 16.9.11 PIO C lear Output Data Register Register Name: PIO_CODR Access Type: Write-only Offset: 0x34 This register is used to clear PIO ou tput data. It af fects the pin only if the corresponding PI O output line is enab led and if the pin is controlled by the PIO. Ot herwise, the information is stored. 1 [...]
-
Página 124
124 1745D–ATARM–04-Nov-05 AT91M55800A 16.9.13 PIO Pin Data Status R egister Register Name: PIO_PDSR Access Type: Read-only Offset: 0x3C Reset Value: Undefined This register shows t he state of the physical pin of the ch ip. The pin values are always valid, regardless of whether the pins are enabled as PIO, peri pheral, input or output. The regi[...]
-
Página 125
125 1745D–ATARM–04-Nov- 05 AT91M55800A 16.9.15 PIO Interrupt D isable Register Register Name: PIO_IDR Access Type: Write-only Offset: 0x44 This register is used to di sable PIO interrupts on the co rresponding pin. It has effect whether the PIO is enabl ed or not. 1 = Disables the interrupt on the corresponding pin. Logic le vel changes are sti[...]
-
Página 126
126 1745D–ATARM–04-Nov-05 AT91M55800A 16.9.17 PIO Interrupt S tatus Regist er Register Name: PIO_ISR Access Type: Read-only Offset: 0x4C Reset Value: 0 This register indicates for ea ch pin when a logic value change has been dete cted (rising or falling edge). This is valid whether the PIO is selected for the pin or not an d whether the pin is [...]
-
Página 127
127 1745D–ATARM–04-Nov- 05 AT91M55800A 16.9.19 PIO Mult i-driver Disable Regi ster Register Name: PIO_MDDR Access Type: Write-only Offset: 0x54 This register is used to disa ble the open drain configuratio n of the output buffer. 1 = Disables the multi-dr iver option on the corresponding pin. 0 = No effec t. 16.9.20 PIO Mult i-driver Status Reg[...]
-
Página 128
128 1745D–ATARM–04-Nov-05 AT91M55800A 17. SF: Special Function Register s The AT91M55800A provides reg isters which implement the following sp ecial functions. • Chip identification • RESET status 17.1 Chip Identifier The following chip identifie r values are covered in this datasheet: 17.2 SF User Interface Chip ID Base Address = 0xFFF0000[...]
-
Página 129
129 1745D–ATARM–04-Nov- 05 AT91M55800A 17.2.1 Chip ID Regis ter Register Name: SF_CIDR Access Type: Read-only Offset: 0x00 • VERSION: V er sion of the chip (Code Label SF_VERSION ) This value is incremented by one with each new version of the chip (f rom zero to a maximum value of 31). • NVPSIZ: Non volatile Pr ogram Memory Siz e • NVDSIZ[...]
-
Página 130
130 1745D–ATARM–04-Nov-05 AT91M55800A • ARCH: Chip Architecture Code of Architecture: Two BCD d igits • NVPTYP: Non v olatile Program Memory T ype Note: All other codes are reser ved. • EXT : Extension Fla g (Code Label SF_EXT ) 0 = Chip ID has a single-registe r definition without extensions 1 = An extended Chip ID exists ( to be defined[...]
-
Página 131
131 1745D–ATARM–04-Nov- 05 AT91M55800A 17.2.3 Reset Status Register Register Name: SF_RSR Access Type: Read-only Offset: 0x08 • RESET : Reset Status Information This field indicates whet her the reset was demanded by the e xternal system (via NRST) or by the Watchdo g internal reset request. 17.2.4 SF Protect Mode Re gister Register Name: SF_[...]
-
Página 132
132 1745D–ATARM–04-Nov-05 AT91M55800A 18. USAR T : Univer sal Synchr onous/ Asynchr onous Receiver/T ransmitter The AT91M55800AA provide s three identical, full-d uplex, universal synchronou s/asynchro- nous receiver /transmitters w hich are connec ted to the Periphe ral Data Controlle r. The main featu res are: • Programmab le Baud Rate Gene[...]
-
Página 133
133 1745D–ATARM–04-Nov- 05 AT91M55800A 18.1 Pin Description Notes: 1. After a hardware reset, the USART cloc k is disabled by def ault. The user must configur e the P ower Management Controller bef ore any access to the User Interface of the USAR T . 2. After a hard ware reset, the USAR T pins are dese lected by def ault (see Section 16. ”PIO[...]
-
Página 134
134 1745D–ATARM–04-Nov-05 AT91M55800A 18.2 Baud Rate Generator The Baud Rate Generator provides the bit period clock (the Baud Rate clock) to both the Receiver and the Transmitter. The Baud Rate Generat or can select between external an d internal clock sources. The exte r- nal clock source is SCK. The internal clock so urces can be either the [...]
-
Página 135
135 1745D–ATARM–04-Nov- 05 AT91M55800A 18.3 Receiver 18.3.1 Asynchr onous Receiver The USART is configured for asynchronous oper ation when SYNC = 0 (bit 7 of US_MR). In asynchronous mode, the USART detects the start of a received character by sampling the RXD signal until it detects a valid start bit. A low level (space) on RXD is in terprete [...]
-
Página 136
136 1745D–ATARM–04-Nov-05 AT91M55800A 18.3.2 Synchr onous Receiver When configured fo r synchronous operation (SYNC = 1) , the receiver samples the RXD signal on each rising edge of the Baud Rate clock. If a low level is detected, it is considered as a start. Data bit s, parity bit and stop b it are sampled and the re ceiver waits for the next [...]
-
Página 137
137 1745D–ATARM–04-Nov- 05 AT91M55800A 18.4 T ransmitter The transmitter ha s the same behavio r in both synchrono us and asynchronous ope rating modes. Start bi t, data bits, parity b it and stop bits are ser ially shifted, lowest significa nt bit first, on the falling edge of the serial clock. See example in Figure 18-6. The number of data bi[...]
-
Página 138
138 1745D–ATARM–04-Nov-05 AT91M55800A 18.6 Break A break condition is a low signal level which has a duration of at least one char acter (including start/stop b its and p arity). 18.6.1 T ransmit Break The transmitter generates a break condition on th e TXD line when STTBRK is set in US_CR (Control Register). In this case, the character present[...]
-
Página 139
139 1745D–ATARM–04-Nov- 05 AT91M55800A The standa rd break transmission sequen ce is: 1. W ait for the transmitter ready (US_CSR.TXRD Y = 1) 2. Send the STTBRK command (write 0x0200 to US_CR) 3. W ait f or the transmitter rea dy (bit TXRD Y = 1 in US_CSR) 4. Send the STPBRK command (write 0x0400 to US_CR) The next byte can then be sent: 5. W ai[...]
-
Página 140
140 1745D–ATARM–04-Nov-05 AT91M55800A 18.7 P eripheral Data Controller Each USART channel is closely connected to a corresponding Peripheral Data Controller channel. One is dedicated to the receiver. The other is dedicated t o the transmitter. Note: The PDC is disabled if 9-bit char acter length is selected (MODE9 = 1) in US_MR. The PDC channel[...]
-
Página 141
141 1745D–ATARM–04-Nov- 05 AT91M55800A Figure 18-7. Channel Modes Receiver Transmitter Disabled RXD TXD Receiver Transmitter Disabled RXD TXD V DD Disabled Receiver Transmitter Disabled RXD TXD Disabled Automatic Echo Local Loopback Remote Loopback V DD[...]
-
Página 142
142 1745D–ATARM–04-Nov-05 AT91M55800A 18.10 USART User Interface Base Address USART0: 0xFFFC0000 (Code La bel USART0_BASE ) Base Address USART1: 0xFFFC4000 (Code La bel USART1_BASE ) Base Address USART2: 0xFFFC8000 (Code Label USART2_BASE ) T able 18- 2. USART Memo ry Map Offset Register Name Access Reset State 0x00 Control Register US_CR Wr it[...]
-
Página 143
143 1745D–ATARM–04-Nov- 05 AT91M55800A 18.10.1 USAR T Contr ol Register Name: US_CR Access Type: Write-only Offset: 0x00 • RSTRX: Reset Receiv er (Code Label US_RSTRX ) 0 = No effect. 1 = The receiver logic is reset. • RSTTX: Rese t T ransmitte r (Code Label US_RSTTX ) 0 = No effect. 1 = The transm itter logic is r eset. • RXEN: Receive r[...]
-
Página 144
144 1745D–ATARM–04-Nov-05 AT91M55800A • STTT O: Start Time-out (Code Label US_STTTO ) 0 = No effect. 1 = Start waiting for a cha racter before clocking the time-out count er. • SEND A: Send Addre ss (Code Label US_SENDA ) 0 = No effect. 1 = In Multi-drop Mode only, th e next character written to the US_ THR is sent with the address bit set.[...]
-
Página 145
145 1745D–ATARM–04-Nov- 05 AT91M55800A 18.10.2 USAR T Mode Regi ster Name: US_MR Access Type: Read/Write Reset State: 0 Offset: 0x04 • USCLKS: Cloc k Selection (Baud Rate Generator Input Cloc k) • CHRL: Character Len gth Start, stop and parity bits are added to the character length. • SYNC: Synchr onous Mode Se lect (Code Label US_SYNC ) [...]
-
Página 146
146 1745D–ATARM–04-Nov-05 AT91M55800A • NBST OP: Number of Stop Bits The interpretat ion of the number of stop bit s depends on SYNC. • CHMODE: Channel Mode • MODE9: 9-Bit Characte r Length (Code Label US_MODE9 ) 0 = CHRL defines character lengt h. 1 = 9-Bit character lengt h. • CKLO: Clock Out put Select (Code Label US_CLKO ) 0 = The U[...]
-
Página 147
147 1745D–ATARM–04-Nov- 05 AT91M55800A 18.10.3 USART Interrupt Enable Regi ster Name: US_IER Access Type: Write-only Offset: 0x08 • RXRD Y : Enab le RXRD Y Interrupt (Code Label US_RXRDY ) 0 = No effect. 1 = Enables RXRDY Interrupt. • TXRD Y : Enable TXRD Y Interrupt (Code Label US_TXRDY ) 0 = No effect. 1 = Enables TXRDY Interr upt. • RX[...]
-
Página 148
148 1745D–ATARM–04-Nov-05 AT91M55800A 18.10.4 USAR T Interr upt Disable Regist er Name: US_IDR Access Type: Write-only Offset: 0x0C • RXRD Y : Disable RXRD Y Interrupt (Code Label US_RXRDY ) 0 = No effect. 1 = Disables R XRDY Interr upt. • TXRD Y : Disable TXRD Y Interrupt (Code Label US_TXRDY ) 0 = No effect. 1 = Disables TXRDY Interrup t.[...]
-
Página 149
149 1745D–ATARM–04-Nov- 05 AT91M55800A 18.10.5 USAR T Interr upt Mask Register Name: US_IMR Access Type: Read-only Reset Value: 0x0 Offset: 0x10 • RXRD Y : RXRD Y Interrupt Mask (Code Label US_RXRDY ) 0 = RXRDY Interrupt is Disabled. 1 = RXRDY Inte rrupt is Enab led. • TXRD Y : TXRD Y Interrupt Mask ( Code Label US_TXRDY ) 0 = TXRDY Interru[...]
-
Página 150
150 1745D–ATARM–04-Nov-05 AT91M55800A 18.10.6 USAR T Channel Status Register Name: US_CSR Access Type: Read-only Reset: 0x18 Offset: 0x14 • RXRD Y : Receiver Read y (Code Label US_RXRDY ) 0 = No complete character has been r eceived since the la st read of the US_RHR or the receiver is disabled. 1 = At least one comple te character has been r[...]
-
Página 151
151 1745D–ATARM–04-Nov- 05 AT91M55800A • TIMEOUT : Receiver Time-out (Code Lab el US_TIMEOUT ) 0 = There has not been a time- out since the last “Start Time -out” command or the Time-o ut Register is 0. 1 = There has been a time-out since the last “Start Time-ou t” command. • TXEMPTY : T ransmitter Empty (Code Lab el US_TXEMPTY ) 0 [...]
-
Página 152
152 1745D–ATARM–04-Nov-05 AT91M55800A 18.10.7 USART Receiver Hold ing Register Name: US_RHR Access Type: Read-only Reset State: 0 Offset: 0x18 • RXCHR: Received Character Last character received if RXRDY is set. Whe n number of data bits is le ss than 9 b its, the bits a re right-alig ned. All unused bits read zero. 18.10.8 U SART T ransmitt [...]
-
Página 153
153 1745D–ATARM–04-Nov- 05 AT91M55800A 18.10.9 U SART Baud Rate Generator Regi ster Name: US_BRGR Access Type: Read/Write Reset State: 0 Offset: 0x20 • CD: Cloc k Divisor This register has no effect if Synchronous Mode is selected with an external clock. Notes: 1. In Synchronous Mode, the value programmed must be e v en to ensure a 50:50 mar [...]
-
Página 154
154 1745D–ATARM–04-Nov-05 AT91M55800A 18.10.10 USART Receiver Time-out Register Name: US_RTOR Access Type: Read/Write Reset State: 0 Offset: 0x24 • T O: Time-out V alue When a value is writte n to this register, a Start Time -out Command is automati cally performed. Time-out duration = TO x 4 x Bit period 18.10.11 USART T ransmitter Time-guar[...]
-
Página 155
155 1745D–ATARM–04-Nov- 05 AT91M55800A 18.10.12 USART Receive P ointer Regi ster Name: US_RPR Access Type: Read/Write Reset State: 0 Offset: 0x30 • RXPTR: Receive P ointer RXPTR must be loaded with the add ress of the receive buff er. 18.10.13 USART Receive Counter Re gister Name: US_RCR Access Type: Read/Write Reset State: 0 Offset: 0x34 •[...]
-
Página 156
156 1745D–ATARM–04-Nov-05 AT91M55800A 18.10.14 USART T ransmit P ointer Re gister Name: US_TPR Access Type: Read/Write Reset State: 0 Offset: 0x38 • TXPTR: T ransmit P oint er TXPTR must be loaded with the address of the transmit buf fer. 18.10.15 USART T ransmit Counter Register Name: US_TCR Access Type: Read/Write Reset State: 0 Offset: 0x3[...]
-
Página 157
157 1745D–ATARM–04-Nov- 05 AT91M55800A 19. TC: Timer Counte r The AT91M55800A features two Ti mer Counter Blocks, each containing three identical 16-bit timer counter channels. Each channel can be independently programmed to perform a wide range of functions includ ing frequency measu rement, event counting , interval measuremen t, pulse genera[...]
-
Página 158
158 1745D–ATARM–04-Nov-05 AT91M55800A Figure 19-1. TC Block Diagr am Timer Counter Channel 0 Timer Counter Channel 1 Timer Counter Channel 2 SYNC Parallel IO Controller TC1XC1S TC0XC0S TC2XC2S INT INT INT TIOA0 TIOA1 TIOA2 TIOB0 TIOB1 TIOB2 XC0 XC1 XC2 XC0 XC1 XC2 XC0 XC1 XC2 TCLK0 TCLK1 TCLK2 TCLK0 TCLK1 TCLK2 TCLK0 TCLK1 TCLK2 TIOA1 TIOA2 TIO[...]
-
Página 159
159 1745D–ATARM–04-Nov- 05 AT91M55800A 19.1 Signal Name Description Notes: 1. After a hardware reset, the TC cloc k is disabled b y default ( See “APMC: Advanced Power Management Controller” on page 52. ). The user must configure the P o wer Management Contro ller before any access to the User Interface of the TC . 2. After a hardware reset[...]
-
Página 160
160 1745D–ATARM–04-Nov-05 AT91M55800A 19.2 Timer Counter Description Each Timer Counter channel is identical in operation. The register s for channel programming are listed in Table 19 -1 on page 159 . 19.2.1 Counter Each Timer Counte r channel is organized aroun d a 16-bit counter. The value of the counter is incremented at each positive edge [...]
-
Página 161
161 1745D–ATARM–04-Nov- 05 AT91M55800A 19.2.3 Clock Control The clock of each counter can be controlled in two different ways: it can be enabled /disabled and started/stopped . • The clock can be enabled or disabled by the user with the CLKEN and t he CLKDIS commands in the Control Reg ister . In Capt ure Mode it can be disab led by an RB loa[...]
-
Página 162
162 1745D–ATARM–04-Nov-05 AT91M55800A • Softw are T rigger : Each channel has a software trigger , av ailable b y setting SWTRG in TC_CCR. • SYNC: Each channel has a synchroniza tion signal SYNC. When asser ted, this signal has the same eff ect as a softw are trigger . The SYNC signals of all channe ls are asser ted simultaneously by writin[...]
-
Página 163
163 1745D–ATARM–04-Nov- 05 AT91M55800A 19.3 Capture Operating Mode This mode is entered by clearing the WAVE parameter in TC_CMR (Chan nel Mode Register). Capture Mode allows the T C Channel to perf o rm measurements such as pulse timing, fre- quency, period , duty cycle and phase on TIOA and TIOB signals which are considered as input. Figure 1[...]
-
Página 164
164 1745D–ATARM–04-Nov-05 AT91M55800A Figure 19-4. Capture Mod e MCK/2 MCK/8 MCK/32 MCK/128 MCK/1024 XC0 XC1 XC2 TCCLKS CLKI QS R S R Q CLKSTA CLKEN CLKDIS BURST TIOB Register C Capture Register A Capture Register B Compare RC = 16-bit Counter ABETRG SWTRG ETRGEDG CPCTRG TC_IMR Trig LDRBS LDRAS ETRGS TC_SR LOVRS COVFS SYNC 1 MTIOB TIOA MTIOA LD[...]
-
Página 165
165 1745D–ATARM–04-Nov- 05 AT91M55800A 19.4 W avef orm Operating Mode This mode is entered by setti ng the WAVE parameter in TC_CMR (Channel Mode Register). Waveform Operating Mode allows the TC Channel to generate 1 or 2 PWM signals with the same frequency and independently programmable duty cycles, o r to generate different types of one-shot [...]
-
Página 166
166 1745D–ATARM–04-Nov-05 AT91M55800A The tables below show which parameter in TC_CMR is used to define the effect of each event. If two or m ore events occur at the same time, t he priority le vel is defined a s follows: 1. Software tr igger 2. Exter nal e vent 3. RC compare 4. RA or RB compare 19.4.4 Status The following bits in the sta tus r[...]
-
Página 167
167 1745D–ATARM–04-Nov- 05 AT91M55800A Figure 19-5. Waveform Mo de MCK/2 MCK/8 MCK/32 MCK/128 MCK/1024 XC0 XC1 XC2 TCCLKS CLKI QS R S R Q CLKSTA CLKEN CLKDIS CPCDIS BURST TIOB Register A Register B Register C Compare RA = Compare RB = Compare RC = CPCSTOP 16-bit Counter EEVT EEVTEDG SYNC SWTRG ENETRG CPCTRG TC_IMR Trig ACPC ACPA AEEVT ASWTRG BC[...]
-
Página 168
168 1745D–ATARM–04-Nov-05 AT91M55800A 19.5 TC User Interface TC Block 0 Base Address: 0xFFFD000 0 (Code Label TCB0_BASE ) TC Block 1 Base Address: 0xFFFD400 0 (Code Label TCB1_BASE ) TC_BCR (Block Control Register) and TC_BMR (Block M ode Register) control the TC block. TC Channels are controlled by the regist ers listed in Ta ble 19-3. Th e of[...]
-
Página 169
169 1745D–ATARM–04-Nov- 05 AT91M55800A 19.5.1 TC Block Cont rol Register Register Name: TC_BCR Access Type: Write-only Offset: 0xC0 • SYNC: Synchr o Command (Code Lab el TC_SYNC ) 0 = No effect. 1 = Asserts the SYNC signal which genera tes a software trigger simultaneously for each of the channels. 31 30 29 28 27 26 25 24 ––––––?[...]
-
Página 170
170 1745D–ATARM–04-Nov-05 AT91M55800A 19.5.2 TC Block Mo de Register Register Name: TC_BMR Access Type: Read/Write Reset State: 0 Offset: 0xC4 • TC0XC0S: External Clo ck Signal 0 Selecti on • TC1XC1S: External Clo ck Signal 1 Selecti on • TC2XC2S: External Clo ck Signal 2 Selecti on 31 30 29 28 27 26 25 24 –––––––– 23 22 2[...]
-
Página 171
171 1745D–ATARM–04-Nov- 05 AT91M55800A 19.5.3 TC Channel Contr ol Register Register Name: TC_CCR Access Type: Write-only Offset: 0x00 • CLKEN: Counter Cloc k Enable Command (Code Label TC_CLKEN ) 0 = No effect. 1 = Enables the clock if CLKDIS is not 1. • CLKDIS: Counter Cloc k Disable Command (Code Lab el TC_CLKDIS ) 0 = No effect. 1 = Disa[...]
-
Página 172
172 1745D–ATARM–04-Nov-05 AT91M55800A 19.5.4 TC Channel Mode Register: Capt ure Mode Register Name: TC_CMR Access Type: Read/Write Reset State: 0 Offset: 0x04 • TCCLKS: Clock Selection • CLKI: Cloc k In ver t (Code Label TC_CLKI ) 0 = Counter is increm ented on r ising edge o f the cloc k. 1 = Counter is incremented on falling edge of the c[...]
-
Página 173
173 1745D–ATARM–04-Nov- 05 AT91M55800A • ETRGEDG: External T rigger Edge Selection • ABETRG: TIO A or TIOB External T rigg er Selection • CPCTRG: RC Compare T rigger Enable (Code Labe l TC_CPCTRG ) 0 = RC Compare has no effect on the counter and its clock. 1 = RC Compare resets th e counter and start s the counter clock. • W A VE = 0 (C[...]
-
Página 174
174 1745D–ATARM–04-Nov-05 AT91M55800A 19.5.5 TC Channel Mode Register: W a veform Mode Register Name: TC_CMR Access Type: Read/Write Reset State: 0 Offset: 0x4 • TCCLKS: Clock Selection • CLKI: Cloc k In ver t (Code Label TC_CLKI ) 0 = Counter is increm ented on r ising edge o f the cloc k. 1 = Counter is incremented on falling edge of the [...]
-
Página 175
175 1745D–ATARM–04-Nov- 05 AT91M55800A • EEVTEDG: External Ev ent Edge Selection • EEVT : External Event Selection Note: If TIOB is chosen as the e xter nal ev ent signal, it is configured as an input an d no longer generates wa vef or ms. • ENETRG: External E vent T rigger Enable (Code Label TC_ENETRG ) 0 = The externa l event has no eff[...]
-
Página 176
176 1745D–ATARM–04-Nov-05 AT91M55800A • AEEVT : External Event Effect on TIO A • ASWTRG: Soft ware T rigge r Effect on TIO A • BCPB: RB Compare Effect on TIOB • BCPC: RC Compare Effect on TIOB • BEEVT : External Event Effect on TIOB AEEVT Effect Code Label: TC_AEEVT 0 0 Non e TC_AEEVT_OUTPUT_NONE 0 1 Set TC_AEEVT_SET_OUTPUT 1 0 Cle ar[...]
-
Página 177
177 1745D–ATARM–04-Nov- 05 AT91M55800A • BSWTRG: Soft ware T rigge r Effect on TIOB BSWTRG Eff ect Code Label: TC_BSWTRG 0 0 None TC_BSWTRG_OUTPUT_NONE 0 1 Set TC_BSWTRG_SET_OUTPUT 1 0 Clear TC_BSWTRG_CLEAR_OUTPUT 1 1 T oggle TC_BSWTRG_TOGGLE_OUTPUT[...]
-
Página 178
178 1745D–ATARM–04-Nov-05 AT91M55800A 19.5.6 TC Counter V alue Register Register Name: TC_CVR Access Type: Read-only Reset State: 0 Offset: 0x10 • CV : Counter V alue (Code Label TC_CV ) CV contains the counter value in re al-time. 19.5.7 TC Register A Register Name: TC_RA Access Type: Read-only if WAVE = 0, Read/Write if WAVE = 1 Reset State[...]
-
Página 179
179 1745D–ATARM–04-Nov- 05 AT91M55800A 19.5.8 TC Register B Register Name: TC_RB Access Type: Read-only if WAVE = 0, Read/Write if WAVE = 1 Reset State: 0 Offset: 0x18 • RB: Register B (Code Label TC_RB ) RB contains the Register B value in real-time . 19.5.9 TC Register C Register Name: TC_RC Access Type: Read/Write Reset State: 0 Offset: 0x[...]
-
Página 180
180 1745D–ATARM–04-Nov-05 AT91M55800A 19.5.10 TC Status Register Register Name: TC_SR Access Type: Read/Write Offset: 0x20 • CO VFS: Count er Overflow Status (Cod e Label TC_COVFS ) 0 = No counter overflow ha s occurred since the last read of the Statu s Register. 1 = A counter overflow has occur red since the last read of the Status Regist e[...]
-
Página 181
181 1745D–ATARM–04-Nov- 05 AT91M55800A • MTIOB: TIOB Mirror (Code Label TC_MTIOB ) 0 = TIOB is low. If WAVE = 0, this means that TIOB pin is low. If WAVE = 1, this means that TIOB is driven low. 1 = TIOB is high. If WAVE = 0, this mean s that TIOB pin is high. If WAVE = 1, this means that TIOB is driven high.[...]
-
Página 182
182 1745D–ATARM–04-Nov-05 AT91M55800A 19.5.11 TC Interrupt Enable Register Register Name: TC_IER Access Type: Write-only Offset: 0x24 • CO VFS: Co unter Overflow (Code La bel TC_COVFS ) 0 = No effect. 1 = Enables the Counter Overflow Interrupt. • LO VRS: Load Overrun (Code La bel TC_LOVRS ) 0 = No effect. 1: Enables the Load Overr un Interr[...]
-
Página 183
183 1745D–ATARM–04-Nov- 05 AT91M55800A 19.5.12 TC Interrup t Disable Regist er Register Name: TC_IDR Access Type: Write-only Offset: 0x28 • CO VFS: Co unter Overflow (Code La bel TC_COVFS ) 0 = No effect. 1 = Disables the Coun ter Overflow Interrupt. • LO VRS: Load Overrun (Code La bel TC_LOVRS ) 0 = No effect. 1 = Disables the Load Overru [...]
-
Página 184
184 1745D–ATARM–04-Nov-05 AT91M55800A 19.5.13 TC Interrupt Mask Register Register Name: TC_IMR Access Type: Read-only Reset State: 0 Offset: 0x2C • CO VFS: Co unter Overflow (Code La bel TC_COVFS ) 0 = The Coun ter Overflow Interrupt is disabled. 1 = The Coun ter Overflow Interrupt is enabled. • LO VRS: Load Overrun (Code La bel TC_LOVRS ) [...]
-
Página 185
185 1745D–ATARM–04-Nov- 05 AT91M55800A 20. SPI: Serial P eripheral Interface The AT91M55800A includes an SPI which provides communication with external devices in master or slave mode. The SPI has four exter nal chip selects which can be connected to up to 15 devices. The data length is pr ogrammab le, from 8- to 16-b it. As for the USART, a 2 [...]
-
Página 186
186 1745D–ATARM–04-Nov-05 AT91M55800A Notes: 1. After a hardware reset, the SPI clock is disabled by de f ault. The u ser must configure the P ow er Management Controller bef ore any access to the User Interface of the SPI. 2. After a hardware reset, the SPI pi ns are deselected b y default (see Section 16. ”PIO: Parallel I/O Controller” on[...]
-
Página 187
187 1745D–ATARM–04-Nov- 05 AT91M55800A 20.2.2 V ariable Peripheral Select Variable Peripheral Select is act ivated by setting bit PS to o ne. The PCS field in SP_TDR (Transmit Data Register ) is used to select the destinat ion peripheral. The da ta transfer charac- teristics ar e changed when the sele cted peripheral chan ges, according to the [...]
-
Página 188
188 1745D–ATARM–04-Nov-05 AT91M55800A Figure 20-1. Functional Flow Diag ram in Master Mode SPI Enable TDRE PS 1 0 0 1 1 1 0 Same P eripheral New P eripheral NPCS = SP_TDR(PCS) NPCS = SP_MR(PCS) Delay DLYBS Serializer = SP_TDR(TD) TDRE = 1 Data Transfer SP_RDR(RD) = Serializer RDRF = 1 TDRE PS NPCS = 0xF Delay DLYBCS SP_TDR(PCS) NPCS = 0xF Delay[...]
-
Página 189
189 1745D–ATARM–04-Nov- 05 AT91M55800A Figure 20-2. SPI in Master Mode 0 1 SP_MR(MCK32) MCK MCK/32 SPCK Clock Generator SP_CSRx[15:0] S R Q M O D F T D R E R D R F O V R E S P I E N S 0 1 SP_MR(PS) PCS SP_RDR Serializer MISO SP_MR(PCS) SPIDIS SPIEN SP_MR(MSTR) SP_IER SP_IDR SP_IMR SP_SR MOSI NPCS3 NPCS2 NPCS1 NPCS0 LSB MSB SPCK SPIRQ SPI Master[...]
-
Página 190
190 1745D–ATARM–04-Nov-05 AT91M55800A 20.3 Slave Mode In Slave Mode, th e SPI waits for NSS to go active low before receiving the se rial clock from a n external maste r. In slave mode CPOL, NCPHA and BITS fields of SP_CSR0 are used to define the transfer characteristics. Th e other Chip Select Registers ar e not used in slave mode. Figure 3. S[...]
-
Página 191
191 1745D–ATARM–04-Nov- 05 AT91M55800A 20.4 Data T ransfer The following waveforms show examples of data transfers. Figure 20-3. SPI Transfer Format (NCPHA equals One, 8 bits per tra nsfer) Figure 20-4. SPI Transfer Format (NCPHA equals Zero, 8 bits per transf er) SPCK (CPOL=0) SPCK (CPOL=1) 1 234 5 67 MOSI (from master) MISO (from slave) NSS ([...]
-
Página 192
192 1745D–ATARM–04-Nov-05 AT91M55800A Figure 20-5. Programmab le Delays (DLY B CS, DLYBS and DLYBCT) 20.5 Cloc k Generation In master mode the SPI Master Clock is either MCK or MCK/32, as defined by the MCK32 field of SP_MR. The SPI baud rate clock is generated by dividin g the SPI Master Clock by a value between 4 and 5 10. The divisor is defi[...]
-
Página 193
193 1745D–ATARM–04-Nov- 05 AT91M55800A 20.7 SPI Programmer’ s Model SPI Base Address: 0xFFFBC000 (Code Label SPI_BASE ) T able 20- 1. SPI Memory Map Offset Register Name Access Reset State 0x00 Control Register SP_CR Write -only – 0x04 Mode Register SP_MR R ead/Wr ite 0 0x08 Receive Data Register SP_RDR Read-only 0 0x0C T ransmit Data Regis[...]
-
Página 194
194 1745D–ATARM–04-Nov-05 AT91M55800A 20.7.1 SPI Control Regi ster Register Name: SP_CR Access Type: Write-only Offset: 0x00 • SPIEN: SPI Enable (Code Label SP_SPIEN ) 0 = No effect. 1 = Enables the SPI to transf er and receive data. • SPIDIS: SPI Disable (Code Label SP_SPIDIS ) 0 = No effect. 1 = Disables the SPI. All pins are set in input[...]
-
Página 195
195 1745D–ATARM–04-Nov- 05 AT91M55800A 20.7.2 SPI Mode Register Register Name: SP_MR Access Type: Read/Write Reset State: 0 Offset: 0x04 • MSTR: Master/Sla ve Mode (Code Label SP_MSTR ) 0 = SPI is in Slave mode. 1 = SPI is in Master mo de. MSTR configur es the SPI Interfa ce for either mast er or slave mode oper ation. • PS: P eripheral Sel[...]
-
Página 196
196 1745D–ATARM–04-Nov-05 AT91M55800A • PCS: P eripheral Chip Select (Code Label SP_PCS ) This field is only used if Fixed Peripheral Select is active (PS=0). If PCSDEC=0: PCS = xxx0NPCS[3:0] = 1110 (Code Label SP_PCS0 ) PCS = xx01NPCS [3:0] = 1101 (Code Labe l SP_PCS1 ) PCS = x011NPCS[3:0] = 1011 (Code Label SP_PCS2 ) PCS = 0111NPCS[3:0] = 0[...]
-
Página 197
197 1745D–ATARM–04-Nov- 05 AT91M55800A 20.7.3 SPI Receiv e Data Register Register Name: SP_RDR Access Type: Read-only Reset State: 0 Offset: 0x08 • RD: Receive Data (Code Label SP_RD ) Data received by the SPI In terface is sto red in this register righ t-justified. Un used bits re ad zero. • PCS: P eripheral Chip Sele ct Status In Master M[...]
-
Página 198
198 1745D–ATARM–04-Nov-05 AT91M55800A 20.7.4 SPI T ra nsmit Data Register Register Name: SP_TDR Access Type: Write-only Offset: 0x0C • TD: T ransmit Data ( Code Label SP_TD ) Data which is to be trans mitted by the SPI Inte rface is store d in this register. Infor mation to be trans mitted must be writ ten to the transmit data regist er in a [...]
-
Página 199
199 1745D–ATARM–04-Nov- 05 AT91M55800A 20.7.5 SPI Status Register Register Name: SP_SR Access Type: Read-only Reset State: 0 Offset: 0x10 • RDRF: Receive Da ta Register Full (Code Label SP_RDRF ) 0 = No dat a has been received sin ce the last read o f SP_RDR. 1 = Data ha s been received and the r eceived data has been tr ansferred from th e s[...]
-
Página 200
200 1745D–ATARM–04-Nov-05 AT91M55800A 20.7.6 SPI Interrupt Enable Regi ster Register Name: SP_IER Access Type: Write-only Offset: 0x14 • RDRF: Receive Da ta Register Full Interrupt Enable (Co de Label SP_RDRF ) 0 = No effect. 1 = Enables the Receive r Data Register Full Interrupt. • TDRE: SPI T ran smit Data Regist er Empty Interrupt Enable[...]
-
Página 201
201 1745D–ATARM–04-Nov- 05 AT91M55800A 20.7.7 SPI Interrupt Disable Register Register Name: SP_IDR Access Type: Write-only Offset: 0x18 • RDRF: Receive Da ta Register Full Interrupt Disab le (Code Label SP_RDRF ) 0 = No effect. 1 = Disables t he Receiver Da ta Register Full Inte rrupt. • TDRE: T ransmit Data Register Em pty Interrupt Disabl[...]
-
Página 202
202 1745D–ATARM–04-Nov-05 AT91M55800A 20.7.8 SPI Interrupt Mask Register Register Name: SP_IMR Access Type: Read-only Reset State: 0 Offset: 0x1C • RDRF: Receive Da ta Register Full Interrupt Mask (Code Lab el SP_RDRF ) 0 = Receive Data Register Full Interrupt is disabled. 1 = Receive Data Register Full Interrupt is enabled. • TDRE: T ransm[...]
-
Página 203
203 1745D–ATARM–04-Nov- 05 AT91M55800A 20.7.9 SPI Receiv e P ointer Register Name: SP_RPR Access Type: Read/Write Reset State: 0 Offset: 0x20 • RXPTR: Receive P ointer RXPTR must be loaded with the add ress of the receive buff er. 20.7.10 SPI Receive Co unter Register Name: SP_RCR Access Type: Read/Write Reset State: 0 Offset: 0x24 • RXCTR:[...]
-
Página 204
204 1745D–ATARM–04-Nov-05 AT91M55800A 20.7.11 SPI T ra nsmit P ointe r Register Name: SP_TPR Access Type: Read/Write Reset State: 0 Offset: 0x28 • TXPTR: T ransmit P oint er TXPTR must be loaded with the address of the transmit buf fer. 20.7.12 SPI T ransmit Counter Register Name: SP_TCR Access Type: Read/Write Reset State: 0 Offset: 0x2C •[...]
-
Página 205
205 1745D–ATARM–04-Nov- 05 AT91M55800A 20.7.13 SPI Chip Select R egister Register Name: SP_CSR0.. SP_CSR3 Access Type: Read/Write Reset State: 0 Offset: 0x30......0x3C • CPOL: Cloc k P olarity (Code Label SP_CPOL ) 0 = The inactive state value of SPCK is logic level zero. 1 = The inactive state value of SPCK is logic level one. CPOL is used t[...]
-
Página 206
206 1745D–ATARM–04-Nov-05 AT91M55800A • SCBR: Serial Clock Ba ud Rate (Code Label SP_SCBR ) In Master Mode, the SPI Interface uses a modulus counter to derive the SPCK baud rate from the SPI Maste r Clock (selected between MCK and MCK/32). The Baud rate is selected by writing a value from 2 to 255 in the field SCBR. The following equa tion de[...]
-
Página 207
207 1745D–ATARM–04-Nov- 05 AT91M55800A 21. ADC: Analog-to-digital Con verter The AT91M55800A features two identical 4-cha nnel 10-bit Analog-to-d igital converters (ADC) based on a Successive Approximatio n Register (SAR) approach. Each ADC has 4 analog input pins (AD0 to AD3 and AD4 to AD7), digital tr igger input pins (AD0TRIG and AD1TRIG), a[...]
-
Página 208
208 1745D–ATARM–04-Nov-05 AT91M55800A 21.0.1 Analog-to-digital Con version The ADC has an internal sample-and-hold cir cuit that holds the sampled analog value during a complete conversion. The reference voltag e pin ADVREF allows the analog input conver sion range to be set between 0 a nd ADVREF. Ana log inputs between these voltages convert t[...]
-
Página 209
209 1745D–ATARM–04-Nov- 05 AT91M55800A the enabled channe l. When all conversions are complete, the ADC is deactiva ted until the next trigger. This permits an automatic conver sion sequence with minimum CPU inte rvention and opti- mized power con sumption.[...]
-
Página 210
210 1745D–ATARM–04-Nov-05 AT91M55800A 21.0.5 ADC Us er Interface Base Address ADC 0: 0xFFFB0000 (Code Label ADC0_BASE ) Base Address ADC 1: 0xFFFB4000 (Code Label ADC1_BASE ) T able 21- 2. ADC Memory Map Offset Register Name Access Reset State 0x00 Control Register ADC_CR Wr ite-only – 0x04 Mode Register ADC_MR Read /Write 0 0x08 Reser ved ?[...]
-
Página 211
211 1745D–ATARM–04-Nov- 05 AT91M55800A 21.0.6 ADC Control Register Register Name: ADC_CR Access Type: Write-only Offset: 0x00 • SWRST : Software Re set (Code Label ADC_SWRST ) 0 = No effect. 1 = Resets the ADC simulatin g a hardware reset. • ST ART : Start Con version (Code Label ADC_START ) 0 = No effect. 1 = Begins analog-to -digital conv[...]
-
Página 212
212 1745D–ATARM–04-Nov-05 AT91M55800A 21.0.7 ADC M ode Register Register Name: ADC_MR Access Type: Read/Write Reset State: 0 Offset: 0x04 • TRGEN: T rigger Enable . • TRGSEL: T rigger Se lection This field selects th e hardware trigger. • RES: Resolution. 31 30 29 28 27 26 25 24 –––––––– 23 22 21 20 19 18 17 16 –––?[...]
-
Página 213
213 1745D–ATARM–04-Nov- 05 AT91M55800A • SLEEP: Sleep Mode • PRESCAL: Prescaler Rate Selection ( ADC_PRESCAL ) This field define s the conversion clock in function of the Master Clock (MCK): The ADC clock range is betwe en MCK/2 (PRESCAL = 0) and M CK /128 (PRESCAL = 63). PRESCAL must b e pro- grammed in order to provide an ADC clock fre qu[...]
-
Página 214
214 1745D–ATARM–04-Nov-05 AT91M55800A 21.0.8 ADC Cha nnel Enable Regis ter Register Name: ADC_CHER Access Type: Write-only Offset: 0x10 • CH: Channel Enab le (Code Label ADC_CHx ) 0 = No effect. 1 = Enables the corr esponding channel. 21.0.9 ADC Cha nnel Disable Re gister Register Name: ADC_CHDR Access Type: Write-only Offset: 0x14 • CH: Ch[...]
-
Página 215
215 1745D–ATARM–04-Nov- 05 AT91M55800A 21.0.10 ADC Channel Status Register Register Name: ADC_CHSR Access Type: Read-only Reset State: 0 Offset: 0x18 • CH: Channel Status (Code Label ADC_CHx ) 0 = Corresponding c han nel is disabled. 1 = Corresponding channel is ena bled. 21.0.11 ADC Status R egister Register Name: ADC_SR Access Type: Read-on[...]
-
Página 216
216 1745D–ATARM–04-Nov-05 AT91M55800A 21.0.12 ADC Interrupt Enable Registe r Register Name: ADC_IER Access Type: Write-only Offset: 0x24 • EOC: End of Con version Interrupt Enab le (Code Label ADC_EOCx ) 0 = No effect. 1 = Enables the End of Conversion Interrupt . • O VRE: Overrun Error Interrupt Enable (Code Label ADC_OVREx ) 0 = No effect[...]
-
Página 217
217 1745D–ATARM–04-Nov- 05 AT91M55800A 21.0.14 ADC Interrupt M ask Register Register Name: ADC_IMR Access Type: Read-only Reset State: 0 Offset: 0x2C • EOC: End of Con version Int errupt Mask (Code Label ADC_EOCx ) 0 = End of Conversi on Interrupt is disabled. 1 = End of Conversi on Interrupt is enabled. • O VRE: Overrun Err or Interrupt Ma[...]
-
Página 218
218 1745D–ATARM–04-Nov-05 AT91M55800A 22. D A C: Digital-to-analog Con verter The AT91M55800A features two ident ical 1-channe l 10-bit Digital-to-analog converters (DAC). Each DAC has an analog ou tput pin (DA0 and DA1) and provides an interrupt si gnal to the AIC (DA0IRQ and DA1IR Q). Both DACs share th e analog power sup ply pins VDDA and GN[...]
-
Página 219
219 1745D–ATARM–04-Nov- 05 AT91M55800A DA = DAVREF x (DAC_DOR / 1024) When DAC_DOR ( Data Output Register) is lo aded, the an alog output v oltage is availa ble after a settling t ime of approximately 5 µsec. The ex act value de pends on the power supply volt age and the analog ou tput load, and is indica ted in the Electrical Character istics[...]
-
Página 220
220 1745D–ATARM–04-Nov-05 AT91M55800A 22.2 D A C User Interface Base Address DAC 0: 0xFFFA8000 (Code Label DAC0_BASE ) Base Address DAC 1: 0xFFFAC000 (Code Label DAC1_BASE ) Offset Register Name Access Reset State 0x00 Control Register DAC _ C R Wr ite-only – 0x04 Mode Register DAC _ M R Read/Wri te 0 0x08 Data Holding Register DAC _ D H R Re[...]
-
Página 221
221 1745D–ATARM–04-Nov- 05 AT91M55800A 22.2.1 DA C Control Regist er Register Name: D AC_CR Access Type: Write-only Offset: 0x00 • SWRST : Software Re set (Code Label DAC_SWRST ) 0 = No effect. 1 = Resets the DAC. A softw are-triggered reset of the DAC interface is performed. 31 30 29 28 27 26 25 24 – ––––––– 23 22 21 20 19 18[...]
-
Página 222
222 1745D–ATARM–04-Nov-05 AT91M55800A 22.2.2 DA C Mode Register Register Name: DAC_MR Access Type: Read/Write Reset State: 0 Offset: 0x04 • TTRGEN: Ti mer T rigger Enable (Code La bel DAC_TTRGEN_EN ) • TTRGSEL: Timer T rigger Selection Only used if TTRGEN = 1 • RES: Resolution 31 30 29 28 27 26 25 24 –––––––– 23 22 21 20 1[...]
-
Página 223
223 1745D–ATARM–04-Nov- 05 AT91M55800A 22.2.3 DA C Da ta Holding Register Register Name: D AC_DHR Access Type: Read/Write Reset State: 0 Offset: 0x08 • D A T A: Data to be Converted (C ode Labe l DAC_DATA_10BITS or DAC_DATA_8BITS depending on RES) Data that is to be converted by th e DAC is stored in this register. Data to be converte d must [...]
-
Página 224
224 1745D–ATARM–04-Nov-05 AT91M55800A 22.2.4 D A C Output Register Register Name: D AC_DOR Access Type: Read-only Reset State: 0 Offset: 0x0C • D A T A: Data being Con verted (Code Label DAC_DATA_10BITS or DAC_DATA_8BITS depending on RES) Data being conver ted is stored, in a right -aligned format, in this register. All non-significa nt bits [...]
-
Página 225
225 1745D–ATARM–04-Nov- 05 AT91M55800A 22.2.6 DA C Inte rrupt Enable Register Register Name: DAC_IER Access Type: Write-only Offset: 0x14 • D A TRD Y : Data Read y for Con ver sion Interrupt Enable (Code Label DAC_DATRDY ) 0 = No effect. 1 = Enables the Data Ready fo r Conversion Interrupt. 22.2.7 DA C Interrupt Disable Register Register Name[...]
-
Página 226
226 1745D–ATARM–04-Nov-05 AT91M55800A 22.2.8 DA C Inte rrupt Mask Register Register Name: DAC_IMR Access Type: Read-only Reset State: 0 Offset: 0x1C • D A TRD Y : Data Read y for Con ver sion Interrupt Mask (Code Label DAC_DATRDY ) 0 = Data Ready for Conversion Inter rupt is disabled. 1 = Data Ready for Conversion Int errupt is enabled. 31 30[...]
-
Página 227
227 1745D–ATARM–04-Nov- 05 AT91M55800A 23. JT A G Boundary-scan Register The Boundary-scan Registe r (BSR) contains 256 bits which correspond to active pins an d associated control signals. Each AT91M558 00A input pin has a co rresponding bit in the Boundary-scan Regist er for observability. Each AT91M55800A output pin has a corresponding 2-bit[...]
-
Página 228
228 1745D–ATARM–04-Nov-05 AT91M55800A 232 PB12 IN/OUT OUTPUT 231 INPUT 230 CTRL 229 PB11 IN/OUT OUTPUT 228 INPUT 227 CTRL 226 PB10 IN/OUT OUTPUT 225 INPUT 224 CTRL 223 PB9 IN/OUT OUTPUT 222 INPUT 221 CTRL 220 PB8 IN/OUT OUTPUT 219 INPUT 218 CTRL 217 PB7/AD1TRIG IN/OUT OUTPUT 216 INPUT 215 CTRL 214 PB6/AD0TRIG IN/OUT OUTPUT 213 INPUT 212 CTRL 21[...]
-
Página 229
229 1745D–ATARM–04-Nov- 05 AT91M55800A 199 PB1 IN/OUT OUTPUT 198 INPUT 197 CTRL 196 PB0 IN/OUT OUTPUT 195 INPUT 194 CTRL 193 NCS7 OUTPUT OUTPUT 192 NCS6 OUTPUT OUTPUT 191 NCS5 OUTPUT OUTPUT 190 NCS4 OUTPUT OUTPUT 189 P A29NPCS3 IN/OUT OUTPUT 188 INPUT 187 CTRL 186 P A28NPCS2 IN/OUT OUTPUT 185 INPUT 184 CTRL 183 P A27NPCS1 IN/OUT OUTPUT 182 INPU[...]
-
Página 230
230 1745D–ATARM–04-Nov-05 AT91M55800A 164 P A21TXD2 IN/OUT INPUT 163 CTRL 162 P A20SCK2 IN/OUT OUTPUT 161 INPUT 160 CTRL 159 P A19RXD1 IN/OUT OUTPUT 158 INPUT 157 CTRL 156 P A18/TXD1/NTRI IN/OUT OUTPUT 155 INPUT 154 CTRL 153 P A17/SCK1 IN/OUT OUTPUT 152 INPUT 151 CTRL 150 PA 1 6 / R X D 0 IN/OUT OUTPUT 149 INPUT 148 CTRL 147 P A15/TXD0 IN/OUT O[...]
-
Página 231
231 1745D–ATARM–04-Nov- 05 AT91M55800A 129 P A9/IRQ0 IN/OUT OUTPUT 128 INPUT 127 CTRL 126 PA 8 / T I O B 5 IN/OUT OUTPUT 125 INPUT 124 CTRL 123 PA 7 / T I O A 5 IN/OUT OUTPUT 122 INPUT 121 CTRL 120 PA 6 / C L K 5 IN/OUT OUTPUT 119 INPUT 118 CTRL 117 PA 5 / T I O B 4 IN/OUT OUTPUT 116 INPUT 115 CTRL 114 PA 4 / T I O A 4 IN/OUT OUTPUT 113 INPUT 1[...]
-
Página 232
232 1745D–ATARM–04-Nov-05 AT91M55800A 95 INPUT 94 CTRL 93 PB25/TCLK2 IN/OUT OUTPUT 92 INPUT 91 CTRL 90 PB24/TIOB1 IN/OUT OUTPUT 89 INPUT 88 CTRL 87 PB23/TIOA1 IN/ OUT OUTPUT 86 INPUT 85 CTRL 84 PB22/TCLK1 IN/OUT OUTPUT 83 INPUT 82 CTRL 81 PB21TIOB0 IN/OUT OUTPUT 80 INPUT 79 CTRL 78 PB20/TIOA0 IN/ OUT OUTPUT 77 INPUT 76 CTRL 75 PB19/TCLK0 IN/OUT[...]
-
Página 233
233 1745D–ATARM–04-Nov- 05 AT91M55800A 60 D9 IN/OUT INPUT 59 OUTPUT 58 D8 IN/OUT INPUT 57 OUTPUT 56 D[15:8] IN/OUT CTRL 55 D7 IN/OUT INPUT 54 OUTPUT 53 D6 IN/OUT INPUT 52 OUTPUT 51 D5 IN/OUT INPUT 50 OUTPUT 49 D4 IN/OUT INPUT 48 OUTPUT 47 D3 IN/OUT INPUT 46 OUTPUT 45 D2 IN/OUT INPUT 44 OUTPUT 43 D1 IN/OUT INPUT 42 OUTPUT 41 D0 IN/OUT INPUT 40 O[...]
-
Página 234
234 1745D–ATARM–04-Nov-05 AT91M55800A 25 A11 OUTPUT OUTPUT 24 A10 OUTPUT OUTPUT 23 A9 OUTPUT OUTPUT 22 A8 OUTPUT OUTPUT 21 A[15:8] OUTPUT CTRL 20 A7 OUTPUT OUTPUT 19 A6 OUTPUT OUTPUT 18 A5 OUTPUT OUTPUT 17 A4 OUTPUT OUTPUT 16 A3 OUTPUT OUTPUT 15 A2 OUTPUT OUTPUT 14 A1 OUTPUT OUTPUT 13 NLB/A0 OUTPUT OUTPUT 12 A[7:0] OUTPUT CTRL 11 NCS3 OUTPUT OU[...]
-
Página 235
235 1745D–ATARM–04-Nov- 05 AT91M55800A 24. P ac kaging Inf ormation Figure 24-1. 176-lead Thin Quad Flat Pack Package Dr awing PIN 1 aaa bbb cc 1 ddd θ2 θ3 S L1 R1 R2 0.25 θ ccc θ 1[...]
-
Página 236
236 1745D–ATARM–04-Nov-05 AT91M55800A T able 24- 1. Common Dimensions (mm) Symbol Min Nom Max c 0.09 0.20 c1 0.09 0.16 L 0.45 0.6 0.75 L1 1.00 REF R2 0.08 0.2 R1 0.08 S0 . 2 q0 ° 3.5 ° 7 ° θ 10 ° θ 21 1 ° 12 ° 13 ° θ 31 1 ° 12 ° 13 ° A 1.6 A1 0.05 0.15 A2 1.35 1.4 1.45 T oleranc es of fo r m and posit ion aaa 0.2 bbb 0. 2 T able 24[...]
-
Página 237
237 1745D–ATARM–04-Nov- 05 AT91M55800A Figure 24-2. 176-ball Ball Grid Array Package Drawing T able 24- 4. Device an d 176-ball BGA P ackage Max imum Weight 606 mg Notes: 1. P ackage dimensions conform to JEDEC MO-205 2. Dimensioning and tolerancing per ASME Y14.5M-1994 3. All dimensions in mm 4. Solder Ball position d esignation per JESD 95-1,[...]
-
Página 238
238 1745D–ATARM–04-Nov-05 AT91M55800A 25. Soldering Pr ofile 25.1 Green P acka ge Soldering Profile Table 25-1 gi ves the recommended solder ing profile from J-STD-020 C. Note: The package is certified to be backw ard compatible with Pb/Sn solderi ng profile. A maximum of three reflow passes is all owed per component. 25.2 RoHS P ackage So lder[...]
-
Página 239
239 1745D–ATARM–04-Nov- 05 AT91M55800A 26. Or dering Information T able 26- 1. Ordering Inform ation Ordering Code Pac kage Pac kage T ype T emperature Operating Rang e A T91M55800A-33 AI LQFP 176 Sn/Pb Industrial (-40 ° C to 85 ° C) A T91M55800A-33AU LQFP 176 Green A T91M55800A-33CI BGA 176 Sn/PB A T91M55800A-3 3CJ BGA 176 RoHS[...]
-
Página 240
240 1745D–ATARM–04-Nov-05 AT91M55800A 27. Errata The following known errata are applca ble to: • The follo wing datasheets: AT91M55800A Summa ry, 1745S AT91M55800A, (This document) AT91M55800 A, Electrical Char acteristics Rev .1727 • 176-lead LQFP and 17 6-ball BGA de vices with the f ollowing markings: 27.1 ADC Characteristics and Behavio[...]
-
Página 241
241 1745D–ATARM–04-Nov- 05 AT91M55800A In other cases, the followin g erroneous behavior occurs: – 32-bit read ac cesses are not managed correct ly and the first 16-bit data sampling takes int o account only the standard wa it states. 16- and 8-b it accesses are not aff ected. – During write accesses of any type , the NWE rises on the risin[...]
-
Página 242
242 1745D–ATARM–04-Nov-05 AT91M55800A Figure 27-2. Number o f Standard W ait States is Two Note: 1. These numbers ref er to the standard access cycles. If the first two condition s are not met during a 32-bit read access, the fi rst 16-bit data is read at the end of the standa rd 16-bit read access. In the following example, the number of stand[...]
-
Página 243
243 1745D–ATARM–04-Nov- 05 AT91M55800A If the first t wo conditions are not met during writ e accesses, th e NWE signal is not affected b y the NWAIT assertion. T he following example illu strates the numb er of standard wait states. NWAIT is not asserted during t he first cycle, but is as serted at the second and last cycle of the standard acc[...]
-
Página 244
244 1745D–ATARM–04-Nov-05 AT91M55800A 27.6 SPI in Slave Mode does not W ork In transmission, the data to be transmitted (written in SP_TDR) is transferred in the shift register and, co nsequently, the TDRE bit in SP_SR is set to 1 . Though the transfer has n ot begun, when the following data are written in SP_TDR, the y are also transferred int[...]
-
Página 245
245 1745D–ATARM–04-Nov- 05 AT91M55800A Rrevision History . Doc. Rev Date Comme nt s Change Re quest Ref. 1745A July, 2001 First Issue First issue 1745B 18 -Jul-2002 Pag e : 9 Change to Bl ock Diagram. P age : 9 “ P eripherals”: T ext changed. P age 10 “User P er ipherals”: T e xt changed. Pa g e : 16 “Inter nal Memo ries”: T ext add[...]
-
Página 246
i 1745D–ATARM–04-Nov- 05 AT91M55800A T able of Contents Features ................ ................ .............. ............... .............. .............. ............ 1 1 Description ............ ............................ ............... ............................ ............ 1 2 Pin Configurations ..... ................ ...........[...]
-
Página 247
ii 1745D–ATARM–04-Nov-05 AT91M55800A 11.6 Re ad Protocols .......... ................ ............. ................ ............. ................ ............. 30 11.7 Write Data Hold Time ... ................ ............. ................ ............. ............. ............. 32 11.8 Wa it States ... ................ ............. .....[...]
-
Página 248
iii 1745D–ATARM–04-Nov- 05 AT91M55800A 16.2 Ou tput Selectio n ........ ............. ................ ............. ................ ............. .............. 112 16.3 I/O Levels ........... ............. ................. ............ ................. ............ ............. ........ 112 16.4 Filt ers .................. ............. .[...]
-
Página 249
iv 1745D–ATARM–04-Nov-05 AT91M55800A 20.6 Per ipheral Data Controller ............ ............. ................ ............. ................ ........ 192 20.7 SPI Programmer’s Model ....... ................ ............. ................ ............. .............. 193 21 ADC: Analog-to-digi tal Converter ........ ................. .....[...]
-
Página 250
Printed on recycled paper. Disclaimer: The information in this docume nt is provided in conn ection with Atmel products. No license, ex press or im plied, by estoppel or otherwise, to any intellectual proper ty r ight is granted by this document or in connection with the sa le of Atmel products. EXCEPT AS SET FORTH IN A TMEL ’S TERMS AND CONDI- T[...]